Claims
- 1. A three-transistor DRAM cell, comprising:
a memory transistor for dynamically storing information; a write transistor connected for writing information to said memory transistor; and a read transistor connected for reading information from said memory transistor; said memory transistor being a field-effect transistor having a substrate area, a first insulating layer above said substrate area, a gate layer above said insulating layer formed with a short-channel section and a long-channel section, a second insulating layer and a conductive layer formed directly on said gate layer; and wherein a substantially constant voltage value is present between a potential of said conductive layer and a potential of said substrate area.
- 2. The three-transistor DRAM cell according to claim 1, wherein the constant voltage value is zero.
- 3. The three-transistor DRAM cell according to claim 1, wherein the constant voltage value corresponds to an operating voltage.
- 4. The three-transistor DRAM cell according to claim 1, wherein said conductive layer has a patterning substantially identical to a patterning of said gate layer.
- 5. The three-transistor DRAM cell according to claim 1, wherein said conductive layer is a polysilicon layer.
- 6. The three-transistor DRAM cell according to claim 1, wherein said conductive layer is a metallic layer.
- 7. The three-transistor DRAM cell according to claim 1, wherein said second insulating layer has a dielectric with a high relative permittivity εr.
- 8. The three-transistor DRAM cell according to claim 1, wherein said second insulating layer has a thickness substantially identical to a thickness of said first insulating layer.
- 9. The three-transistor DRAM cell according to claim 1, wherein said substrate area is a well formed in a substrate.
- 10. The three-transistor DRAM cell according to claim 1, wherein said gate layer and said conductive layer are patterned with a shape selected from the group consisting of an L-shape, a Z-shape, an E-shape, a triangular shape, and an annular shape.
- 11. A method of fabricating a three-transistor DRAM cell having a memory transistor, a write transistor for writing information to the memory transistor; and a read transistor for reading information from the memory transistor, the method which comprises the following steps:
a) providing an active area for the memory transistor in a substrate area; b) forming a first insulating layer on a surface of the substrate area; c) forming a gate layer on a surface of the first insulating layer; d) patterning the gate layer; e) forming source and drain regions in the substrate area; f) cleaning a surface of the gate layer; g) forming a second insulating layer directly on the surface of the gate layer of the memory transistor; h) forming a conductive layer on the surface of the second insulating layer; and i) patterning the conductive layer.
- 12. The method according to claim 11, wherein step f) comprises performing an HF dip cleaning step.
- 13. The method according to claim 11, wherein step h) comprises depositing a polysilicon layer and carrying out an ion implantation.
- 14. The method according to claim 13, wherein step h) further comprises forming an additional silicide layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 57 543.6 |
Nov 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/DE00/04221, filed Nov. 28, 2000, which designated the United States and which was not published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE00/04221 |
Nov 2000 |
US |
Child |
10158032 |
May 2002 |
US |