Claims
- 1. A three-transistor DRAM cell, comprising:a memory transistor for dynamically storing information; a write transistor connected for writing information to said memory transistor; and a read transistor connected for reading information from said memory transistor; said memory transistor being a field-effect transistor having a substrate area, a first insulating layer above said substrate area, a gate layer above said insulating layer formed with a short-channel section and a long-channel section, a second insulating layer and a conductive layer; and said second insulating layer formed directly on said gate layer; and said conductive layer formed on said second insulating layer; said conductive layer connected to a potential and said substrate area connected to a potential such that a potential difference between the potential on said conductive layer and the potential on said substrate area is substantially constant.
- 2. The three-transistor DRAM cell according to claim 1, wherein the constant voltage value is zero.
- 3. The three-transistor DRAM cell according to claim 1, wherein the constant voltage value corresponds to an operating voltage.
- 4. The three-transistor DRAM cell according to claim 1, wherein said conductive layer has a patterning substantially identical to a patterning of said gate layer.
- 5. The three-transistor DRAM cell according to claim 1, wherein said conductive layer is a polysilicon layer.
- 6. The three-transistor DRAM cell according to claim 1, wherein said conductive layer is a metallic layer.
- 7. The three-transistor DRAM cell according to claim 1, wherein said second insulating layer has a dielectric with a high relative permittivity ∈r.
- 8. The three-transistor DRAM cell according to claim 1, wherein said second insulating layer has a thickness substantially identical to a thickness of said first insulating layer.
- 9. The three-transistor DRAM cell according to claim 1, wherein said substrate area is a well formed in a substrate.
- 10. The three-transistor DRAM cell according to claim 1, wherein said gate layer and said conductive layer are patterned with a shape selected from the group consisting of an L-shape, a Z-shape, an E-shape, a triangular shape, and an annular shape.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 57 543 |
Nov 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/DE00/04221, filed Nov. 28, 2000, which designated the United States and which was not published in English.
US Referenced Citations (7)
Number |
Name |
Date |
Kind |
4626887 |
Schmitt-Landsiedel et al. |
Dec 1986 |
A |
4825417 |
Seo |
Apr 1989 |
A |
5113235 |
Tamakoshi |
May 1992 |
A |
5146300 |
Hamamoto et al. |
Sep 1992 |
A |
5812476 |
Segawa |
Sep 1998 |
A |
5949705 |
Jun et al. |
Sep 1999 |
A |
5998250 |
Andricacos et al. |
Dec 1999 |
A |
Foreign Referenced Citations (3)
Number |
Date |
Country |
0 463 817 |
Jan 1992 |
EP |
54-54588 |
Apr 1979 |
JP |
11-17025 |
Jan 1999 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE00/04221 |
Nov 2000 |
US |
Child |
10/158032 |
|
US |