Time alignment in a cdma system

Information

  • Patent Application
  • 20040081262
  • Publication Number
    20040081262
  • Date Filed
    May 08, 2003
    21 years ago
  • Date Published
    April 29, 2004
    20 years ago
Abstract
A receiver for efficiently synchronising itself with a signal having the frame structure shown in FIG. (1). Each power control period (PCP) of the received signal contains a primary synchronisation sequence (PSCH) in one of its slots. The receiver correlates the known PSCH against the received signal to determine the position of the PSCH in the received signal and thereby synchonise itself with the received signal. To conserve processing resources, the correlation can be truncated where a sufficiently good correlation is achieved before the nominal end of the correlation routine.
Description


[0001] The invention relates to methods and apparatus for time aligning a receiver with a received signal. In particular, the invention relates to determining the position of a known synchronisation marker or data-string in a received signal to facilitate the carrying out of other processes (such as frequency locking and data decoding) on the received signal.


[0002] The frame structure of a signal received by, for example, a mobile telephone, is shown in FIG. 1. The received signal comprises a sequence of consecutive chips, each of a fixed duration. Each chip comprises a pair of I (in-phase) and Q (quadrature) values and in that sense each chip, r, is a complex number r=rx+j ry, where rx and ry represent, respectively, the I and Q values comprising the chip. Each of the IQ chip pairs can be thought of as a symbol. As shown in FIG. 1, the frame structure comprises a frame 38400 chips long. The frame is constituted by 15 consecutive power control periods (PCP), each 2560 chips long. Each PCP comprises 10 consecutive slots, each 256 chips long. One of the slots (in each PCP) contains a synchronisation word (SW) which is 256 chips, or symbols, in length.


[0003] The apparatus receiving the signal of FIG. 1, searches the received signal looking for the synchronisation word (SW) so that the receiver can time align itself with the received signal to achieve frequency locking and correct decoding of the received information.


[0004] Conventional methods of time-aligning a receiver with a received signal are time consuming and computationally intensive.


[0005] The present invention aims to ameliorate these problems.


[0006] According to one aspect, the invention provides a method of synchronising a receiver to a received signal comprising a series of chips arranged in successive periods, the method comprising correlating a synchronisation word with a number of period lengths of the received signal, accumulating the correlation results to produce first cumulative correlation results, and examining the first cumulative correlation results to determine the position of the synchronisation word in the received signal, wherein said number is truncated where the first cumulative correlation results exceed a threshold.


[0007] According to a related aspect, the invention provides a computer program for implementing the method.


[0008] According to another aspect, the invention provides apparatus for synchronising a receiver to a received signal comprising a series of chips arranged in successive periods, the apparatus comprising correlating means for correlating a synchronisation word with a number of period-lengths of the received signal, accumulating means for accumulating the correlation results to produce first cumulative correlation results, and examining means for examining the first cumulative correlation results to determine the position of the synchronisation word in the received signal, wherein the apparatus further comprises truncating means for truncating said number where the first cumulative correlation results exceed a threshold.


[0009] By providing that the correlation process may be truncated, the synchronisation process operates more efficiently.


[0010] In one embodiment, the beginnings of the period lengths can be displaced by, say, a fraction of a chip. The synchronisation word can be correlated against a number of the shifted lengths to produce second cumulative correlation results. This is advantageous in that performing the correlation again using a shifted frame of reference of the period lengths enhances resolution, i.e. the position of the synchronisation word in the received signal may be located with greater precision. The accumulation process used in producing the second (or third, or fourth, etc.) cumulative correlation results can be limited to the same number of period lengths that was used to generate the first cumulative correlation results. A further advantage arises from the fact that the first and second cumulative correlation results have been produced on the basis of the same number of period lengths. This means that if the first and second cumulative correlation results are compared to locate the synchronisation word in the received signal the one set of cumulative correlation results is not biased relative to the other.


[0011] The threshold used in the truncation may be predetermined or it may be determined dynamically.


[0012] In the synchronisation process, the receiver operates on a test section of the incoming signal which is at least one period length in duration. Preferably, the receiver operates on a section which is 3 to 8 period lengths in duration. Of course, the number of period-lengths used in the correlation process will be reduced where the truncation intercedes.


[0013] In a preferred embodiment, the receiver is a UMTS receiver and the synchronisation word is a primary synchronisation sequence, PSCH.






[0014] By way of example only, an embodiment of the invention will now be described with reference to the accompanying FIGURE in which:


[0015] It will be apparent that a period length need not be synchronised with the periods of the received signal.


[0016]
FIG. 1 illustrates the frame structure of a received signal.






[0017] In this embodiment, the receiver operates on a signal having the frame structure discussed earlier with reference to FIG. 1. The receiver performs the synchronisation process by operating on a test length of the received signal which is (according to default criteria) 6 PCPs long.


[0018] The receiver correlates the SW with the PCP length using the equation:
1Pk=(i=0255(si·rx(i+k)))2+(i=0255(si·ry(i+k)))2


[0019] Where:


[0020] Si is a scalar quantity indicating the ith chip of the SW;


[0021] rx(i+k) indicates the in-phase component of the (i+k) th chip (r(i+k)) of the PCP-length of the test section; and


[0022] ry(i+k) indicates the quadrature component of the (i+k) th chip (r(i+k)) of the PCP-length of the test section.


[0023] The correlation result is denoted by the letter P (for power, since the result of the multiplication is the square of a signal magnitude, which is dimensionally the same as power). The index k means that the correlation value P has been produced by multiplying the chips of the SW with chips k to k+255 of the PCP-length. The correlation value for Pk would be high if it happened that rk was the first chip of the occurrence of the SW in the PCP-length. The correlation process can be repeated for each chip of the received signal to test if the occurrence of the SW in the PCP length occurred at that chip, i.e. Pk can be calculated for each of k=0 to 2559. Thus, an array of 2560 P values is created for the PCP-length. This array is called the “power” array.


[0024] To introduce a degree of averaging into the process, the values Pk are calculated for the next PCP-length of the test section. The new power array is summed with the previous power array to produce a cumulative power array. In the cumulative power array, the kth element contains the sum of the kth power values from the first and second PCP lengths.


[0025] The procedure then continues by calculating 4 further Pk arrays, so that all 6 PCP-lengths of the test section of the received signal are produced. Each time a new Pk value is produced, it is added to the kth value of the cumulative power array. After all 6 PCP-lengths are processed the cumulative power array becomes the final power array. The largest value in the final array can be said to identify the first chip of the occurrence of the SW in the received signal, thus allowing synchronisation of the receiver with the signal being received.


[0026] It is possible to translate the chip boundaries in the test section by a one-half chip offset. The correlation process can then be repeated, calculating a power array for each PCP-length and building up another final power array. This new final power array will contain a maximum value indicating the initial chip of the SW in the received signal. The maximum values from the original final power array and the new final power array can be compared and the greater of the two be taken to indicate the position of the initial chip of the SW in the received signal. It will be appreciated that this is a way of increasing the resolution of the process of locating the SW in the received signal. Furthermore, it will be appreciated that the chip boundaries in the test section could be shifted by other fractions of a chip. In fact, a final power array could be calculated for each of any number of offsets (each offset being a different fraction of a chip) to increase the resolution further.


[0027] To expedite the determination of the SW position in the received signal, a truncation decision is used in the process of calculating a final power array. Prior to beginning the calculation of a Pk array for each of the second and subsequent PCP lengths (here, the 2nd to 6th PCP lengths), the receiver checks the cumulative power array to determine if any of the k elements therein exceeds predetermined a threshold. If so, the cumulative power array becomes the final power array and no further PCP lengths are processed in the creation of that final power array.


[0028] Where plural final power arrays are created (on the basis of different chip-fraction offsets), it will be apparent that each final array must be based on the same number of accumulated power arrays Pk (or PCP-lengths). Otherwise, the final power arrays could not be compared on a fair basis for determining the position of the synchronisation word on the received signal. Hence, if a truncation of the number of PCP-lengths processed occurs in the creation of the first final power array, then the same truncation is applied in the creation of all the subsequent final power arrays (without recourse to threshold comparison).

Claims
  • 1. A method of synchronising a receiver to a received signal comprising a series of chips arranged in a successive periods, the method comprising correlating a synchronisation word with a number of period lengths of the received signal, accumulating the correlation results to produce first cumulative correlation results, and examining the first cumulative correlation results to determine the position of the synchronisation word in the received signal, wherein said number is truncated where the first cumulative correlation results exceed a threshold.
  • 2. A method according to claim 1, further comprising displacing the beginnings of the period-lengths to produce shifted lengths, correlating the synchronisation word with a number of shifted lengths to produce second cumulative correlation results and examining the second cumulative correlation results to determine the position of synchronisation, word in the received signal, wherein the number of shifted lengths is conformed to the number of lengths used to generate the first cumulative correlation results.
  • 3. A method according to claim 2, wherein the beginnings of the period-lengths are displaced by a fraction of a chip.
  • 4. A method according to claim 2 or 3, wherein conformation of the number of shifted lengths comprises noting if the number of lengths used to generate the first cumulative correlation results was truncated.
  • 5. A method according to any preceding claim, wherein the step of correlating the synchronisation word with a period-length comprises generating a correlation value for each chip position in the period length by correlating the synchronisation word with a sequence of chips beginning at that chip position.
  • 6. A method according to claim 5, wherein accumulating correlation results comprises summing the correlation values derived from a chip position in different period-lengths.
  • 7. A method according to claim 5 or 6, wherein the step of examining cumulative correlation results comprises locating a maximum correlation value in the cumulative correlation results.
  • 8. A method according to claim 7, wherein, in the step of examining cumulative correlation results, a located maximum correlation value is deemed to indicate the beginning of the synchronisation word in the received signal.
  • 9. A computer program for implementing the method of any one of the preceding claims.
  • 10. Apparatus for synchronising a receiver to a received signal comprising a series of chips arranged in successive periods, the apparatus comprising correlating means for correlating a synchronisation word with a number of period-lengths of the received signal, accumulating means for accumulating the correlation results to produce first cumulative correlation results, and examining means for examining the first cumulative correlation results to determine the position of the synchronisation word in the received signal, wherein the apparatus further comprises truncating means for truncating said number where the first cumulative correlation results exceed a threshold.
  • 11. Apparatus according to claim 10, further comprising displacing means for displacing the beginnings of the period-lengths to produce shifted lengths and conforming means, wherein the correlating means is arranged to correlate the synchronisation word with a number of shifted lengths to produce second cumulative correlation results, the examining means is arranged to examine the second cumulative correlation results to determine the position of the synchronisation word in the received signal and the conforming means is arranged to conform the said number of shifted lengths to the number of lengths used to generate the first cumulative correlation results.
  • 12. Apparatus according to claim 11, wherein the displacing means is arranged to displace the beginnings of the period-lengths by a fraction of a chip.
  • 13. Apparatus according to claim 11 or 12, wherein the correlating means comprises monitoring means for noting if the number of lengths used to generate the first cumulative correlation results was truncated.
  • 14. Apparatus according to any one of claims 10 to 13 wherein the correlating means is arranged to generate a correlation value for each chip position in the period-length by correlating the synchronisation word with a sequence of chips beginning at that chip position.
  • 15. Apparatus according to claim 14, wherein the accumulating means is arranged to sum the correlation values derived for a chip position in different period-lengths.
  • 16. Apparatus according to claim 14 or 15, wherein the examining means is arranged to locate a maximum correlation value in the cumulative correlation results.
  • 17. Apparatus according to claim 16, wherein the examining means is arranged to deem a maximum correlation value as indicating the beginning of the synchronisation word in the received signal.
  • 18. A method of synchronising a receiver with a received signal, the method being substantially as hereinbefore described with reference to the FIGURE.
  • 19. Apparatus for synchronising a receiver with a received signal, the apparatus being substantially as hereinbefore described with reference to the FIGURE.
Priority Claims (1)
Number Date Country Kind
00275404 Nov 2000 GB
PCT Information
Filing Document Filing Date Country Kind
PCT/GB01/04847 11/1/2001 WO