Claims
- 1. A device for converting frequency division multiplexed signals to time division multiplexed signals for use in a digital signal processing system, comprising:
- means for receiving a frequency division multiplexed signal having plural frequency bands each conveying a signal with successive symbol segments;
- means coupled with said receiving means for injecting first and second marker frequencies into said frequency division multiplexed signal to form a composite signal;
- a demodulator for demodulating said composite signal into a time division multiplexed signal, said demodulator including an input for receiving said composite signal and an output for delivering said time division multiplexed signal, said demodulator further including a first signal processing time base for demodulating said composite signal and an analog signal processing circuit which causes variations in said first time base in accordance with changes in temperature; and,
- a readout circuit coupled with said output of said demodulator for reading out said time division multiplexed signal from said demodulator to said digital signal processing system at a second signal processing time base, said readout circuit including:
- (1) memory means for storing data representing said time division multiplexed signal, and
- (2) control means responsive to said first and second marker frequencies for reading said data into said memory means and for writing said data from said memory means to said digital signal processing system at the rate of said second signal processing time base.
- 2. The device of claim 1, wherein said control means includes:
- means for converting said composite signal into a first set of digital data representing said first and second marker frequencies and a second set of digital data representing said time division multiplexed signal;
- means responsive to said first set of digital data for generating timing control signals; and,
- a memory controller responsive to said timing control signals for controlling the reading of said second set of digital data into and the writing of said second set of digital data from said memory means.
- 3. The device of claim 2, wherein said timing control signal generating means includes a phase lock loop and means for alternately controlling said phase lock loop using said first and second marker frequencies after conversion of said marker frequencies into said first set of digital data.
- 4. The device of claim 3, wherein said means for alternately controlling said phase lock loop includes first and second filters for filtering said first set of digital data and switching means for selectively connecting said first and second filters with said phase lock loop to receive said first set of digital data.
Parent Case Info
This is a division of application Ser. No. 882,064, filed July 3, 1986, for U.S. Pat. No. 4,737,952.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4304000 |
Bonnerot et al. |
Dec 1981 |
|
4312062 |
Bellanger et al. |
Jan 1982 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
0021216 |
Feb 1979 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"Design of Digital Signal Processor in a TDM/FDM Transmultiplexer", ICC 80' International Conf. on Comm. Seattle, WA, 8-12, Jun. 80; pp. 42.2.1-47.2.6. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
882064 |
Jul 1986 |
|