Claims
- 1. Apparatus capable of defluttering a video signal of the type which includes a succession of video line signal components, said apparatus comprising:
- (a) first analog shift register means for receiving and successively storing said video line signal components;
- (b) first timing means for effecting line signal component shifts into and within said first analog shift register means at a rate corresponding to a time base characteristic of the received video signal;
- (c) output means;
- (d) second analog shift register means for applying line signal components to said output means, said second analog shift register means being comprised of first and second output shift registers, said first and second output shift registers being both connected to said output means;
- (e) second timing means for effecting line signal component shifts within and out of said second analog shift register means at a relatively stable rate; and
- (f) gating means for so controlling parallel transfers of line signal components from said first analog shift register means to said second analog shift register means that successive line signal components are alternately respectively transferred in parallel to said first and second output shift registers,
- whereby a stable flow of video signal information to said output means is achieved.
- 2. Apparatus useful in defluttering a video signal which comprises a succession of generally periodic line signals and timed sync components, said apparatus being characterized by:
- (a) input analog shift register means for receiving and successively storing the video line signals;
- (b) first timing means responsive to said timed sync components for controlling advancement of said video line signals into and within said input analog shift register means;
- (c) terminal means;
- (d) output analog shift register means, comprised of first and second analog shift registers which are both connected to said terminal means;
- (e) second timing means for controlling advancement of signals within said first and second analog shift registers at a preselected stable rate;
- (f) counter means responsive to said timed sync components and cooperative with said input and analog shift register means for producing a gate signal when said counter means reaches a predetermined count corresponding to a predetermined number of stages of said input analog shift register means; and
- (g) gate means, cooperative with said input and output analog shift register means and responsive to said gate signal for transferring line signals from said input analog shift register means alternately to said first and second analog shift registers of said output analog shift register means.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a continuation-in-part of my earlier filed application Ser. No. 872,718, filed On Jan. 26, 1978 and now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
3947874 |
Lentz |
Mar 1976 |
|
4074307 |
Dischert et al. |
Feb 1978 |
|
4133009 |
Kittler et al. |
Jan 1979 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
872718 |
Jan 1978 |
|