Claims
- 1. A time delay generator for variably delaying an input signal in accordance with a digital signal input, the time delay generator comprising:
(a) signal delaying means for outputting a delayed input signal by delaying the input signal a predetermined time period; (b) a digital to analog converter, responsive to the digital signal input, for controlling current through a plurality of control signals; and (c) mixing means, responsive to the plurality of control signals, for generating a delayed output signal by mixing the delayed input signal and the undelayed input signal in proportion to the current through the plurality of control signals, respectively.
- 2. A time delay generator as set forth in claim 1, wherein the plurality of control signals is comprised of a first control signal and a second control signal.
- 3. A time delay generator as set forth in claim 2, wherein the mixing means comprises:
(i) a first differential pair comprised of a first transistor and second transistor where a base of each the first and second transistors is operatively coupled to the delayed input signal and the emitter of each of the first and second transistors is operatively coupled to the first control signal; (ii) a second differential pair comprised of a first transistor and second transistor where a base of each the first and second transistors is operatively coupled to the undelayed input signal and an emitter of each of the first and second transistors is operatively coupled to the second control signal.
- 4. A time delay generator as set forth in claim 3, wherein a collector of the first transistor of the first differential pair and a collector of the first transistor of the second differential pair are operatively coupled to a supply voltage by means of a first resistor.
- 5. A time delay generator as set forth in claim 4, wherein a collector of the second transistor of the first differential pair and a collector of the second transistor of the second differential pair are operatively coupled to the supply voltage by means of a second resistor.
- 6. A time delay generator as set forth in claim 5, wherein resistances of the first and second resistors are of substantially the same value.
- 7. A time delay generator as set forth in claim 6, wherein the delayed output signal is formed from the union of a fast output signal and a slow output signal.
- 8. A time delay generator as set forth in claim 7, wherein:
(a) the fast output signal is electrically coupled to the collector of the second transistor of the first and second differential pairs; and (b) the slow output signal is electrically coupled to the collector of the first transistor of the first and second differential pairs.
- 9. A time delay generator as set forth in claim 8, wherein the digital to analog converter includes a digital signal input consisting of one of the following: two bits, three bit, four bits, five bits, six bits, seven bits, eight bits, nine bits, ten bits, eleven bits, twelve bits, thirteen bits, fourteen bits, fifteen bits, and sixteen bits.
- 10. The time delay generator in claim 8, wherein the time delay generator is operable at radio frequencies.
- 11. The time delay generator in claim 8, wherein the time delay generator is operable at gigahertz frequencies.
- 12. The time delay generator in claim 8, wherein the time delay generator is operable at and above gigahertz frequencies.
- 13. The time delay generator in claim 8, wherein the time delay generator possesses phase resolution of less than one picosecond.
- 14. The time delay generator in claim 8, wherein the predetermined time period of delay of the signal delaying means is less than 100 picoseconds.
- 15. The time delay generator in claim 8, wherein the signal delaying means is a tapped delay line.
- 16. A method for generating a delayed output signal in a time delay generator, the method comprising the steps of:
(a) inputting an undelayed input signal; (b) generating a delayed input signal by delaying the undelayed input signal by a predetermined time representing a maximal time delay; (c) inputting a digital word at a digital signal input wherein the digital word represents a variable time delay; and (d) mixing, in response to the digital word, the undelayed input signal and delayed input signal to produce the delayed output signal having an effective time delay, relative to the undelayed input signal, that is substantially equal to the variable time delay represented by the digital word.
- 17. A method for generating a delayed output signal in a time delay generator as set forth in claim 16, wherein the mixing step further includes the step of using the digital word at the digital signal input to regulate the relative current flow through a first control signal and second control signal.
STATEMENT OF GOVERNMENT RIGHTS
[0001] Elements of this invention were made with U.S. Government support from the Defense Advanced Research Projects Agency, under Contract ONR Delay Elements. The U.S. Government may have certain rights in this invention.