Claims
- 1. A decoding circuit for decoding a fixed bit length transmission information having an identification bit string consisting of a continues repetition of one value of two values and data bit string consisting of a bit string made of said two values wherein a content of said bit string varies according to data to be transmitted, said decoding circuit comprising:
- means for sequentially inputting said fixed bit length transmission information and parallel developing said bit strings of said fixed bit length transmission information;
- a plurality of continuity detection means, each of said continuity detection means for sequentially inputting parallel converted bits and detecting whether a predetermined same value is continuously repeated in a certain times in said input bits; and
- means for extracting bits which are detected by said continuity detection means that a predetermined same value is not continuously repeated in a certain times in said input bits, and outputting said extracted bits as said data bit string.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-326280 |
Dec 1994 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 08/579,613, filed Dec. 26, 1995 now U.S. Pat. No. 5,757,800.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5748122 |
Shinagawa et al. |
May 1998 |
|
5757800 |
Ishikawa et al. |
May 1998 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
4-291840 |
Oct 1992 |
JPX |
Non-Patent Literature Citations (1)
Entry |
H. Ishikawa, et al., "Study on Large-Capacity Digital Video Distribution System--Development on Time Division Data Multiplexing and Distribution Method With Compact 10Gbps Optical Terminal", Technical Report of IEICE, EMCJ94-49 (1994-11), pp. 1-6. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
579613 |
Dec 1995 |
|