Claims
- 1. A wireless terminal circuit comprising:
a variable high frequency clock oscillator that provides a high frequency clock signal; a fixed low frequency clock oscillator that provides a low frequency clock signal; and a phase-locked loop that adjusts a ratio of the frequency of the high frequency clock signal to the frequency of the low frequency clock signal by adjusting the frequency of the high frequency clock signal.
- 2. The wireless terminal circuit as claimed in claim 1 wherein the phase-locked loop includes a divider for dividing the high frequency clock signal.
- 3. The wireless terminal circuit as claimed in claim 2 wherein the phase-locked loop includes a sigma-delta modulator that controls a divide ratio of the divider.
- 4. The wireless terminal circuit as claimed in claim 3 wherein an output of the divider clocks the sigma-delta modulator.
- 5. The wireless terminal circuit as claimed in claim 2 wherein the phase-locked loop includes a phase frequency detector that compares a phase of an output of the divider with a phase of the low frequency clock signal.
- 6. The wireless terminal circuit as claimed in claim 1 wherein the high frequency clock signal oscillator includes a low-jitter voltage-controlled oscillator.
- 7. The wireless terminal circuit as claimed in claim 1 wherein the low frequency clock signal oscillator includes a temperature-controlled crystal oscillator.
- 8. The wireless terminal circuit as claimed in claim 1 further including a timing circuit that maintains a time count based on at least one of the high frequency clock signal and the low frequency clock signal despite periodic power down of the high frequency clock oscillator.
- 9. A method of maintaining accurate time in a wireless terminal comprising the steps of:
providing a variable high frequency clock signal; providing a fixed low frequency clock signal; and using a phase-locked loop to adjust a ratio of the frequency of the high frequency clock signal to the frequency of the low frequency clock signal by adjusting the frequency of the high frequency clock signal.
- 10. The method as claimed in claim 9 wherein the step of using a phase-locked loop includes the step of controlling a divider with an output of a sigma-delta modulator to divide the high frequency clock signal.
- 11. The method as claimed in claim 10 further including the step of comparing a phase of an output of the divider with a phase of the low frequency clock signal.
- 12. The method as claimed in claim 9 further including the step of powering down a high frequency clock oscillator that provides the high frequency clock signal for a time period and maintaining a time reference by counting pulses of at least the low frequency clock signal.
- 13. A wireless terminal local oscillator calibration circuit comprising:
a frequency control circuit, including a high frequency clock oscillator, that provides a high frequency clock signal, and a low frequency clock oscillator, that provides a low frequency clock signal; and a loop circuit that receives a base station clock signal and provides a control signal to the frequency control circuit to adjust a ratio of the frequency the high frequency clock signal to the frequency of the low frequency clock signal until the high frequency clock signal is calibrated to the base station clock signal.
Parent Case Info
[0001] This application claims the benefit of U.S. provisional application No. 60/322,615, filed Sep. 17, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60322615 |
Sep 2001 |
US |