Claims
- 1. A timing circuit for generating a clock signal which indicates a timing for discriminating a data signal, said timing circuit comprising:
a duty varying means for varying the duty of a data signal; a duty monitoring means for monitoring said duty of said data signal output from said duty varying means; a control circuit for controlling said duty varying means so that the duty of said data signal to be output from said duty monitoring means has a predetermined value; and a clock signal generator for generating a clock signal which is synchronous with said data signal output from said duty monitoring means and indicates a timing for discriminating said data signal.
- 2. A timing circuit according to claim 1, wherein said duty monitoring means includes an averaging circuit for outputting the average value of said data signal as duty information.
- 3. A timing circuit according to claim 1, wherein said duty varying means includes an amplifier provided with a signal input terminal and a reference terminal to which is input a reference signal for specifying the center level of the amplification of an input signal, and varies said duty of said data signal output from said amplifier by inputting said data signal as said input signal to said signal input terminal and inputting a signal output from said control circuit as said reference signal to said reference terminal.
- 4. A timing circuit according to claim 1, wherein said duty varying means includes a differential amplifier provided with a signal input terminal and a reference terminal for outputting a non-inverting signal and an inverting signal which correspond to the difference between data signal and a reference signal respectively input to said signal input terminal and said reference terminal;
said duty monitoring means includes averaging circuits for outputting the average values of said non-inverting signal and said inverting signal, respectively; and said control circuit controls the level of said reference signal of said differential amplifier and varies said center level of the amplification of said input signal so that outputs of said averaging circuits coincide with each other.
- 5. A timing circuit according to claim 1, wherein said clock signal generator includes a branching circuit for branching said data signal output from said duty monitoring means in two directions, a delay circuit for delaying the first branched data signal, an EXOR circuit for executing an exclusive OR operation of the second branched data signal and the output signal of said delay circuit, a bandpass filter which has a center frequency identical with the bit rate of said data signal, to which the output of said EXOR circuit is input, and which generates a frequency signal corresponding to the bit rate of said data signal, and a limiting amplifier for amplifying the output of said bandpass filter to a predetermined amplitude.
- 6. A timing circuit according to claim 1, wherein said clock signal generator includes a phase detector for comparing the phase of said data signal output from said duty monitoring means with the phase of said clock signal and outputting the phase difference, a loop filter for smoothing a voltage signal corresponding to said phase difference, and a voltage controlled oscillator for generating a clock signal having a frequency corresponding to the output level of said loop filter.
Priority Claims (1)
Number |
Date |
Country |
Kind |
09-287098 |
Oct 1997 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of application Ser. No. 09/041,778, filed Mar. 13, 1998, now awaiting grant of patent.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09041778 |
Mar 1998 |
US |
Child |
10267669 |
Oct 2002 |
US |