Claims
- 1. A field emission display responsive to a synchronizing signal, the display comprising:
- a. a target comprising a phosphorescent substance; and
- b. an integrated circuit adjacent to the target, the integrated circuit comprising:
- (1) a grid that defines a first matrix of pixels on the target, the first matrix comprising a first multiplicity of rows, a row of the first multiplicity comprising a second multiplicity of pixels;
- (2) a second matrix of field emission tips comprising row-column intersections, each pixel of the first matrix aligned to correspond to a row-column intersection of the second matrix, each tip enabled for displaying in response to a column signal of a first plurality of column signals and a row signal of a second plurality of row signals, wherein displaying is by emission from an enabled tip through the grid and toward a respective pixel of the first matrix, thereby enabling phosphorescence;
- (3) a phase locked loop comprising:
- (a) an oscillator that provides a clock signal at a period responsive to an error signal;
- (b) a first shift circuit that shifts in response to the clock signal to provide the first plurality of column signals and an overflow signal; and
- (c) a comparator that provides the error signal by comparing in response to the synchronizing signal and the overflow signal; and
- (4) a second shift circuit that shifts in response to the overflow signal to provide the second plurality of row signals.
- 2. The display of claim 1 wherein:
- a. the comparator, when enabled for comparing, provides the error signal in response to a phase difference between the overflow signal and the synchronizing frequency; and
- b. the comparator comprises a memory device for maintaining the error signal when the phase comparator is not enabled.
- 3. The display of claim 1 wherein:
- a. the first shift circuit comprises a first detector responsive to the first plurality of column signals; and
- b. shifting by the first shift circuit is further responsive to a first output signal of the first detector.
- 4. The display of claim 3 wherein:
- a. the first shift circuit further provides a plurality of shift signals; and
- b. the first detector comprises a logic circuit that provides the first output signal in further response to the plurality of shift signals.
- 5. The display of claim 3 wherein:
- a. the second shift circuit comprises a second detector responsive to the column signal; and
- b. shifting by the second shift circuit is further responsive to a second output signal of the second detector.
- 6. The display of claim 5 wherein:
- a. the second shift circuit further provides a third plurality of shift signals; and
- b. the second detector provides the second output signal further responsive to the third plurality.
- 7. The display of claim 5 wherein:
- a. the second shift circuit further provides a third plurality of shift signals;
- b. the second detector provides the second output signal further responsive to the third plurality;
- c. the comparator is enabled in response to a first shift signal of the third plurality, enabling being for providing the error signal in response to a phase difference between the overflow signal and the synchronizing frequency; and
- d. the comparator comprises a memory device for maintaining the error signal when the phase comparator is not enabled.
- 8. The display of claim 7 wherein the comparator is disabled in response to a second shift signal of the third plurality.
- 9. The display of claim 8 wherein:
- a. the second plurality of row signals is characterized by a scanning order that identifies an initial row signal of the second plurality and identifies a final row signal of the second plurality; and
- b. the second shift circuit further provides the first shift signal prior to the initial row signal is provided, and provides the second shift signal after the final row signal is provided.
- 10. The display of claim 6 wherein the second plurality of row signals is characterized by a scanning order that identifies an initial plurality of row signals of the second plurality, the initial plurality comprising the third plurality, the initial plurality being asserted prior to the assertion of row signals not part of the initial plurality.
- 11. The display of claim 10 wherein the second detector comprises:
- a. a flip flop for providing the second output signal; and
- b. a logic circuit responsive to the initial plurality of row signals for storing a bit in the flip flop.
- 12. A field emission display responsive to a synchronizing signal, the display comprising:
- a. a target comprising a phosphorescent substance; and
- b. an integrated circuit adjacent to the target, the integrated circuit comprising:
- (1) a grid that defines a matrix of pixels on the target;
- (2) a field emission tip responsive to a first pointer signal for displaying by emission from the tip through the grid and toward a pixel of the matrix, thereby enabling the pixel to phosphoresce; and
- (3) a phase locked loop comprising:
- (a) an oscillator that provides a clock signal at a period responsive to an error signal;
- (b) a first shift circuit that shifts in response to the clock signal to provide the first pointer signal and an overflow signal; and
- (c) a comparator that provides the error signal by comparing in response to the synchronizing signal and the overflow signal.
- 13. The display of claim 12 wherein the first shift circuit comprises a flip flop.
- 14. The display of claim 12 wherein the first shift circuit comprises a dynamic shift register stage.
- 15. The display of claim 12 wherein the first shift circuit shifts a first walking pattern to assert the first pointer signal.
- 16. The display of claim 12 wherein:
- a. the first shift circuit comprises a first detector responsive to the first pointer signal; and
- b. the first pattern is maintained by clocking a first output signal of the first detector into the first shift circuit.
- 17. The display of claim 12 wherein:
- a. the display further comprises a second shift circuit that shifts in response to the first overflow signal to provide a second pointer signal; and
- b. emission from the tip is responsive to the second pointer signal.
- 18. The display of claim 17 wherein the second shift circuit comprises a flip flop.
- 19. The display of claim 17 wherein the second shift circuit comprises a dynamic shift register stage.
- 20. The display of claim 17 wherein the second shift circuit shifts a second walking pattern to assert the second pointer signal.
- 21. The display of claim 20 wherein:
- a. the second shift circuit comprises a second detector responsive to the first pointer signal; and
- b. the second pattern is established by clocking a second output signal of the second detector into the second shift circuit.
- 22. A method for maintaining synchronization in a display, the display being responsive to a video signal, the video signal comprising:
- a. a first plurality of periods, each period of the first plurality characterized by a duration, the video signal during each period of the first plurality characterized by a respective pulse and a respective value, each respective value during each period of the first plurality being within a range of magnitudes;
- b. a second plurality of periods after the first plurality of periods, each period of the second plurality characterized by the duration, the video signal during each period of the second plurality characterized by a respective pulse and a respective value, each respective value during each period of the second plurality being a first magnitude outside the range; and
- c. a third plurality of periods after the second plurality of periods, each period of the third plurality characterized by the duration, the video signal during each period of the third plurality characterized by a respective pulse and a respective value, each respective value during each period of the third plurality being a second magnitude outside the range; wherein the method comprising the steps of:
- determining for each period a first respective time when the respective pulse is expected to begin by shifting, responsive to a clock signal, a first bit in a first shift circuit, the first shift circuit comprising a first output asserted to identify the first respective time in each period and a second output asserted to identify a second respective time during each period, the second time being prior to the first time, the first output coupled to a phase locked loop, the phase locked loop providing the clock signal in response to the first output and the video signal, the clock signal characterized by the duration;
- determining a third time when the second plurality of periods is expected to begin by counting respective pulses of the first plurality of periods from a start time, counting being performed by shifting a second bit in a second shift circuit, shifting being in response to the first output, the second shift circuit comprising a third plurality of outputs and a fourth plurality of outputs, each output of the third plurality being asserted prior to assertion of any output of the fourth plurality;
- establishing the start time by sampling the video signal at the second respective time in each period until a first number of samples each equal in magnitude to the first value and another sample equal in magnitude to the second value have been detected, wherein the first number is equal to the third plurality; and
- repeating the three foregoing steps, thereby maintaining synchronization.
- 23. The method of claim 22 further comprising the step of maintaining provision of the clock signal by the phase locked loop without regard to the video signal while the second plurality of periods and the third plurality of periods are being received.
- 24. A method for operating a display, the display responsive to a composite signal, the display comprising:
- a. a column selector, formed on a substrate, that provides a first overflow signal responsive to a column clock signal and provides a first plurality of column pointer signals;
- b. a row selector, formed on the substrate, wherein the row selector provides a second overflow signal responsive to a row clock signal and provides a second plurality of row pointer signals;
- c. a matrix, formed on the substrate, the matrix comprising a first multiplicity of rows, a row of the first multiplicity comprising a second multiplicity of display cells, a display cell of the second multiplicity enabled for displaying in response to a column signal of the first plurality and a row signal of the second plurality; and
- d. a phase comparator, formed on the substrate, selectively enabled for comparing; wherein the method comprises the steps of:
- separating the composite signal to provide a sync signal;
- generating the column clock signal by comparing the sync signal to the overflow signal with the phase comparator;
- enabling the phase comparator in response to the row overflow signal and a row pointer signal of the second plurality;
- loading the column selector in response to an OR combination of the first plurality of column pointer signals;
- generating the row clock in response to the column overflow signal;
- loading the row selector in response to the sync signal, the column overflow signal, and another row pointer signal of the second plurality;
- selecting the row in response to the row clock signal; and
- enabling the display cell in response to the column clock signal and the composite signal.
Government Interests
This invention was made with Government support under Contract No. DABT 63-93-C- 0025 awarded by Advanced Research Projects Agency (ARPA). The Government has certain rights in this invention.
US Referenced Citations (14)
Non-Patent Literature Citations (2)
Entry |
"The NTSC Color Television Standards", Proceedings Of The I-R-E, Jan. 1954, pp. 46-48. |
"NTSC Signal Specifications", Proceedings Of The I-R-E, Jan. 1954, pp. 17-19. |