Claims
- 1. A controlled delay circuit comprising:
a first gate chain for measuring a time difference between a changeover point of a first control signal and a changeover point of a second control signal; and a second gate chain, receiving third signals which are generated in said first gate chain and represent said time difference, for providing an appropriate delay time from an input to an output depending on said time difference.
- 2. A controlled delay circuit as claimed in claim 1, wherein the third signals are stored in a memory or a register circuit to fix the third signals.
- 3. A controlled delay circuit as claimed in claim 2, wherein the data stored in said memory or register circuit are renewed in accordance with specific clock cycles.
- 4. A controlled delay circuit comprising:
a first gate chain having gate circuits connected in series to transmit a signal in a first direction; a second gate chain having gate circuits connected in series to transmit a signal in a second direction opposite to said first direction; and a control circuit for activating and inactivating at least a part of said first gate chain according to a first control signal and at least a part of said second gate chain according to a second control signal, and at least one node in said first gate chain being short-circuited to at least one node in said second gate chain, to invert an input signal to said first gate chain and provide an output signal from said second gate chain.
- 5. A controlled delay circuit as claimed in claim 4, wherein a number of the gate circuits in said first gate chain is at least three and is equal to or greater than number of the gate circuits in said second gate chain.
- 6. A controlled delay circuit as claimed in claim 4, wherein the first and second control signals are produced according to a common signal, which is set to a first level to activate said first gate chain and inactivate said second gate chain and to a second level to inactivate said first gate chain and activate said second gate chain.
- 7. A controlled delay circuit as claimed in claim 4, wherein said control circuit produces the first and second control signals according to a clock signal and a general control signal for controlling said controlled delay circuit as a whole.
- 8. A controlled delay circuit as claimed in claim 4, wherein said control circuit contains a frequency divider.
- 9. A controlled delay circuit as claimed in claim 8, wherein said control circuit divides a frequency of an input signal to said first gate chain by N (N being an integer equal to or greater than two), to produce control signals each having a period that is N times as long as a period of the input signal, supplies the control signals to N sets of said first and second gate chains, and superposes outputs of the N sets, to provide an output signal having the same frequency as and a different phase from the input signal.
- 10. A controlled delay circuit as claimed in claim 9, wherein said control circuit halves the frequency of the input signal to said first gate chain, to produce complementary control signals each having a period twice as long as that of the input signal, supplies the first control signal and second control signal to two sets of said first and second gate chains, and superposes outputs of the two sets, to provide an output signal having the same frequency as and a different phase from the input signal.
- 11. A controlled delay circuit as claimed in claim 4, wherein the first control signal and second control signal are supplied to the gate circuits of said first gate chain and second gate chain through respective signal lines.
- 12. A controlled delay circuit as claimed in claim 11, wherein said signal lines are connected to the gate circuits of said first gate chain and second gate chain through buffers arranged for every predetermined steps of said gate circuits.
- 13. A controlled delay circuit as claimed in claim 12, wherein said buffers are inverters through which said signal lines are alternately connected to said first and second gate chains.
- 14. A controlled delay circuit as claimed in claim 4, wherein sizes of transistors forming the gate circuits of said first gate chain are differentiated from sizes of transistors forming the gate circuits of said second gate chain, to temporally multiply the delay time generated in said first gate chain by a given value, which corresponds to a ratio of the transistor sizes, and invert the multiplied input signal.
- 15. A controlled delay circuit as claimed in claim 4, wherein each of the gate circuits of said first and second gate chains includes an inverter having a power source controlling transistor to be switched in response to the control signals, to activate one of said first and second gate chains.
- 16. A controlled delay circuit as claimed in claim 4, wherein each of the gate circuits of said first and second gate chains is an inverter, a level of a voltage applied to said inverters being changed to activate one of said first and second gate chains.
- 17. A controlled delay circuit as claimed in claim 4, wherein each common node in said first and second gate chains is provided with a capacitor element to control signal propagation delay characteristics of the gate circuits.
- 18. A controlled delay circuit as claimed in claim 17, wherein capacitances of said capacitor elements are gradually increased from an input side of said first gate chain toward an output side thereof.
- 19. A controlled delay circuit as claimed in claim 4, wherein an output end of said first gate chain is set to a high impedance state, an input end of said second gate chain is fixed at first potential, an input signal of second potential supplied when said first gate chain is activated is reversely transmitted when said second gate chain is activated, so that data of the first potential appears at an output end of said second gate chain, to thereby reproducing a time difference between a changeover point of the input signal to said first gate chain and a changeover point of the first control signal by a time difference between a changeover point of the second control signal and a changeover point of the output of said second gate chain.
- 20. A controlled delay circuit as claimed in claim 4, wherein an input end of said first gate chain is provided with a one-way drive circuit for driving said first gate chain only to one of the first potential and second potential.
- 21. A controlled delay circuit as claimed in claim 4, wherein an output end of said second gate chain is provided with an output buffer for catching only a changeover point from first potential to second potential, or from the second potential to the first potential.
- 22. A controlled delay circuit as claimed in claim 4, wherein said controlled delay circuit comprises pairs of said first and second gate chains, said first second gate chains of each pair receiving different control signals, and a superposing output buffer for superposing outputs of the pairs of said first and second gate chains, to provide an output signal having the same frequency as and a different phase from the input signal.
- 23. A controlled delay circuit as claimed in claim 22, wherein the outputs of the pairs of said first and second gate chains are connected to one another through switch element each transmitting an output of first level of the corresponding pair when second gate chain of the corresponding pair is active, and the outputs of the pairs are controlled by a common controller to a second level after a time when the superposed output of the pairs settles to the second level.
- 24. A controlled delay circuit as claimed in claim 4, wherein said controlled delay circuit comprises a programmable controlled delay circuit whose delay time is programmed.
- 25. A controlled delay circuit as claimed in claim 24, wherein said programmable controlled delay circuit is programmed by laser after manufacturing.
- 26. A controlled delay circuit comprising:
a first gate chain having a plurality of first delay units connected in series of a first direction, wherein a first input signal being transferred in said first direction during a first enabled period instructed by a first control signal, and the first input signal being digitalized by a unit time-interval, and output; and a second gate chain having a plurality of second delay units connected in series of a second direction opposite to said first direction, wherein the digitalized first input signal being input to said second gate during a disable period instructed by a second control signal, and the digitalized first input signal being transferred in said second direction during a second enabled period enabled by the second control signal.
- 27. A controlled delay circuit as claimed in claim 26, wherein a number of the delay units in said first gate chain is at least three and is equal to or greater than a number of the delay units in said second gate chain.
- 28. A controlled delay circuit as claimed in claim 26, wherein the first and second control signals are produced according to a common source signal, which is set to a first level to activate said first gate chain and inactivate said second gate chain and to a second level to inactivate said first gate chain and activate said second gate chain.
- 29. A controlled delay circuit as claimed in claim 26, wherein said control circuit produces the first and second control signals according to a clock signal and a general control signal for controlling said controlled delay circuit as a whole.
- 30. A controlled delay circuit as claimed in claim 26, wherein said control circuit contains a frequency divider.
- 31. A controlled delay circuit as claimed in claim 30, wherein said control circuit divides a frequency of an input signal to said first gate chain by N (N being an integer equal to or greater than two), to produce control signals each having a period that is N times as long as a period of the input signal, supplies the control signals to N sets of said first and second gate chains, and superposes outputs of the N sets, to provide an output signal having the same frequency as and a different phase from the input signal.
- 32. A controlled delay circuit as claimed in claim 31, wherein said control circuit halves the frequency of the input signal to said first gate chain, to produce complementary control signals each having a period twice as long as that of the input signal, supplies the first control signal and second control signal to two sets of said first and second gate chains, and superposes outputs of the two sets, to provide an output signal having the same frequency as and a different phase from the input signal.
- 33. A controlled delay circuit as claimed in claim 26, wherein the first control signal and second control signal are supplied to the gate circuits of said first gate chain and second gate chain through respective signal lines.
- 34. A controlled delay circuit as claimed in claim 33, wherein said signal lines are connected to the gate circuits of said first gate chain and second gate chain through buffers arranged for every predetermined steps of said gate circuits.
- 35. A controlled delay circuit as claimed in claim 34, wherein said buffers are inverters through which said signal lines are alternately connected to said first and second gate chains.
- 36. A controlled delay circuit as claimed in claim 26, wherein sizes of transistors forming the gate circuits of said first gate chain are differentiated from sizes of transistors forming the gate circuits of said second gate chain, to temporally multiply the delay time generated in said first gate chain by a given value, which corresponds to a ratio of the transistor sizes, and invert the multiplied input signal.
- 37. A controlled delay circuit as claimed in claim 26, wherein each of the gate circuits of said first and second gate chains includes an inverter having a power source controlling transistor to be switched in response to the control signals, to activate one of said first and second gate chains.
- 38. A controlled delay circuit as claimed in claim 26, wherein each of the gate circuits of said first and second gate chains is an inverter, a level of a voltage applied to said inverters being changed to activate one of said first and second gate chains.
- 39. A controlled delay circuit as claimed in claim 26, wherein each common node in said first and second gate chains is provided with a capacitor element to control signal propagation delay characteristics of the gate circuits.
- 40. A controlled delay circuit as claimed in claim 39, wherein a capacitance of said capacitor elements are gradually increased from an input side of said first gate chain toward an output side thereof.
- 41. A controlled delay circuit as claimed in claim 26, wherein an output end of said first gate chain is set to a high impedance state, an input end of said second gate chain is fixed at first potential, an input signal of second potential supplied when said first gate chain is activated is reversely transmitted when said second gate chain is activated, so that data of the first potential appears at an output end of said second gate chain, to thereby reproducing a time difference between a changeover point of the input signal to said first gate chain and a changeover point of the first control signal by a time difference between a changeover point of the second control signal and a changeover point of the output of said second gate chain.
- 42. A controlled delay circuit as claimed in claim 26, wherein an input end of said first gate chain is provided with a one-way drive circuit for driving said first gate chain only to one of the first potential and second potential.
- 43. A controlled delay circuit as claimed in claim 26, wherein an output end of said second gate chain is provided with an output buffer for catching only a changeover point from first potential to second potential, or from the second potential to the first potential.
- 44. A controlled delay circuit as claimed in claim 26, wherein said controlled delay circuit comprises pairs of said first and second gate chains, said first second gate chains of each pair receiving different control signals, and a superposing output buffer for superposing outputs of the pairs of said first and second gate chains, to provide an output signal having the same frequency as and a different phase from the input signal.
- 45. A controlled delay circuit as claimed in claim 44, wherein the outputs of the pairs of said first and second gate chains are connected to one another through switch element each transmitting an output of first level of the corresponding pair when second gate chain of the corresponding pair is active, and the outputs of the pairs are controlled by a common controller to a second level after a time when the superposed output of the pairs settles to the second level.
- 46. A controlled delay circuit as claimed in claim 26, wherein said controlled delay circuit comprises a programmable controlled delay circuit whose delay time is programmed.
- 47. A controlled delay circuit as claimed in claim 46, wherein said programmable controlled delay circuit is programmed by laser after manufacturing.
- 48. A timing controller comprising:
a first circuit having a first delay time; a second circuit having a second delay time; and a time difference expander for expanding a time difference between a changeover point of a first signal and a changeover point of a second signal a times (a being a value greater than one), to provide an output signal having a given time difference with respect to a control signal, the first signal being passed through said first circuit and said second circuit, and the second signal being passed through said first circuit.
- 49. A timing controller as claimed in claim 48, wherein the delay time of said second circuit is substantially equal to the delay time of said first circuit.
- 50. A timing controller as claimed in claim 49, wherein said first circuit is an input buffer, and said second circuit is a delay circuit.
- 51. A timing controller as claimed in claim 48, wherein the first signal involves the first delay time plus the second delay time with respect to the control signal, the second signal involves the first delay time with respect to the control signal, and the time difference is an interval between a changeover point of the first signal and a one-cycle-behind changeover point of the second signal.
- 52. A timing controller as claimed in claim 48, wherein the first signal involves the first delay time plus the second delay time with respect to the control signal, the second signal involves the first delay time with respect to the control signal and a period twice as long as that of the control signal, and the time difference is an interval between a rise of the first signal and a fall of the second signal.
- 53. A timing controller as claimed in claim 48, wherein said time difference expander doubles the time difference.
- 54. A timing controller as claimed in claim 48, wherein the control signal is a clock signal.
- 55. A timing controller as claimed in claim 48, wherein said second circuit comprises a first delay circuit and a second delay circuit, said first delay circuit involving a fourth delay time that is substantially equal to a third delay time of a signal transmitter for transmitting an output of said time difference expander to a circuit of the next stage, and said second delay circuit having a second delay time that is substantially equal to the first delay time.
- 56. A timing controller as claimed in claim 55, wherein said time difference expander expands a time difference between a changeover point of the first signal and a changeover point of the second signal N times (N being an integer equal to or greater than two), to provide an output signal that is inphase with the control signal; the first signal is passed through said first circuit, said first delay circuit, and said second delay circuit; and the second signal is passed through said first circuit.
- 57. A timing controller as claimed in claim 48, wherein said timing controller provides an output signal before a rise or fall of the control signal and sustains the output signal for a given period around the rise or fall of the control signal.
- 58. A timing controller comprising an internal circuit, and a time difference expander for expanding a time difference between a changeover point of a first signal and a changeover point of a second signal N times (N being an integer equal to or greater than two), to provide a phase-controlled output signal, the first signal being passed through said internal circuit and produced by a cycle of a control signal, and the second signal being passed through a part of said internal circuit and produced by the next cycle of the control signal.
- 59. A timing controller as claimed in claim 58, wherein the control signal is a clock signal.
- 60. A timing controller as claimed in claim 58, wherein said timing controller provides an output signal before a rise or fall of the control signal and sustains the output signal for a given period around the rise or fall of the control signal.
- 61. A timing controller comprising a first internal circuit, a time difference expander for expanding a time difference between a changeover point of a first signal and a changeover point of a second signal N times (N being an integer equal to or greater than two), to provide a phase-controlled output signal, and a second internal circuit for producing a phase-controlled signal according to an output of said time difference expander, the first signal being passed through said first internal circuit and produced by a cycle of a control signal, the second signal being passed through a part of said first internal circuit and produced by the next cycle of the control signal, a delay time of said second internal circuit being substantially equal to a delay time of a specific part of said first internal circuit.
- 62. A timing controller as claimed in claim 61, wherein the control signal is a clock signal.
- 63. A timing controller as claimed in claim 61, wherein said timing controller provides an output signal before a rise or fall of the control signal and sustains the output signal for a given period around the rise or fall of the control signal.
- 64. An electric circuit comprising a clock buffer circuit, and a delay circuit for shifting a phase of an external first clock signal passing through said clock buffer circuit, wherein said delay circuit includes:
L (L≧1) groups of delay-time generation circuits for generating an appropriate phase difference suitable to said electric circuit between L groups of first control signals and L groups of second control signals; M (M≧1) groups of first array circuits having K (K≧1) number of types of unit-circuits, each type of unit-circuit being connected in series to the other type of unit-circuit in order to move data of each unit-circuit to the next unit-circuit in a first direction, and the unit-circuits of said first array circuits being enabled to start the propagations by the first control signals and being stopped by the second control signals; N (N≧1) groups of second array circuits having K (K≧1) number of types of unit-circuits, each type of unit-circuit being connected in series to the other type of unit-circuit in order to move data of each unit-circuit to the next unit-circuit in a second direction opposite to said first direction and to output the moved data through an output terminal, and said second array circuits being started when an input signal being supplied; and a data transfer circuit for transferring data from at least a part of the unit-circuit of said first array circuits to the unit-circuits of said second array circuits in order to determine data to be prefetched in the unit-circuit of said second array circuits before starting the propagations passing through said second array circuits.
- 65. An electric circuit as claimed in claim 64, wherein said first array circuits and said second array circuits include the same types of unit-circuits.
- 66. An electric circuit as claimed in claim 64, wherein the number of types of said unit-circuits is one, and each of said unit-circuits operates as an inverter circuit, when said unit-circuits are enabled by the first and second control signals.
- 67. An electric circuit as claimed in claim 64, wherein the number of types of said unit-circuits is one, and each of said unit-circuits operates as a driver circuit, when said unit-circuits are enabled by the first and second control signals.
- 68. An electric circuit as claimed in claim 64, wherein the number of types of said unit-circuits is two, and one type of said unit-circuits includes a NAND gate circuit, and another type of said unit-circuits includes a NOR gate circuit.
- 69. An electric circuit as claimed in claim 64, wherein the unit-circuits of said first array circuits have the same configuration as that of said second array circuits, and a delay time of said first array circuits is the same as that of said second array circuits during respective propagation period.
- 70. An electric circuit as claimed in claim 69, wherein the unit-circuits of said first array circuits and the unit-circuits of said second array circuits are constituted by the same sizes of transistors.
- 71. An electric circuit as claimed in claim 70, wherein the unit-circuits of said first array circuits and the unit-circuits of said second array circuits are constituted by the same layout patterns on a silicon chip.
- 72. An electric circuit as claimed in claim 64, wherein each of the first control signals and each of the second control signals are transmitted through a common node, such that a propagation of said electric circuit is started when said common node is at a first level, and the propagation is stopped when said common node is at a second level.
- 73. An electric circuit as claimed in claim 64, wherein said data transfer circuit includes a data latch circuit for storing the data sent from said first array circuits.
- 74. An electric circuit as claimed in claim 64, wherein said first array circuits include data reset circuit for initializing data of the unit-circuits of said first array circuits, before starting the propagations through said first array circuits.
- 75. An electric circuit as claimed in claim 64, wherein the number of the unit-circuits in said first array circuits is at least three and less than the number of the unit-circuits of said second array circuits.
- 76. An electric circuit as claimed in claim 64, wherein said electric circuit further comprises an output synthesizing circuit for selectively outputting composite-data sent from one of said second array circuits.
- 77. An electric circuit as claimed in claim 64, wherein each output of said second array circuits is connected to a common output bus and a synthesizing circuit to toggle a common output bus in accordance with the outputs of said second array circuits.
- 78. An electric circuit as claimed in claim 64, wherein said first array circuits, K (K≧1) number of said second array circuits, and a data transfer circuit constitute one set of a first timing control circuit, and said data transfer circuit transfers data from a part of the unit-circuit of said first array circuits to the unit-circuits of said second array circuits in the same set of said first timing control circuit in order to determine data to be prefetched in the unit-circuits of said second array circuits before starting the propagations passing through said second array circuits.
- 79. An electric circuit as claimed in claim 78, wherein said electric circuit comprises a first set of said first timing control circuit for controlling rising edges of an output signal, and a second set of said first timing control circuit for controlling falling edges of the output signal.
- 80. An electric circuit as claimed in claim 78, wherein said electric circuit comprises a plurality sets of said first timing control circuits, and an output synthesizing circuit for outputting composite-data sent from one of said second array circuits.
- 81. An electric circuit as claimed in claim 78, wherein each output of the sets of said first timing control circuits is connected to a common output bus and a synthesizing circuit to toggle a common output bus in accordance with the outputs of said second array circuits.
- 82. An electric circuit as claimed in claim 78, wherein a set of said first timing control circuit includes K (K≧1) types of said second array circuits, each type thereof receives a different type of data from said data transfer circuit included in the same set.
- 83. An electric circuit as claimed in claim 78, wherein said first array circuits and said second array circuits include the same types of unit-circuits.
- 84. An electric circuit as claimed in claim 78, wherein the number of types of said unit-circuits is one, and each of said unit-circuits operates as an inverter circuit, when said unit-circuits are enabled by the first and second control signals.
- 85. An electric circuit as claimed in claim 78, wherein the number of types of said unit-circuits is one, and each of said unit-circuits operates as a driver circuit, when said unit-circuits are enabled by the first and second control signals.
- 86. An electric circuit as claimed in claim 78, wherein the number of types of said unit-circuits is two, and one type of said unit-circuits includes a NAND gate circuit, and another type of said unit-circuits includes a NOR gate circuit.
- 87. An electric circuit as claimed in claim 78, wherein the unit-circuits of said first array circuits have the same configuration as that of said second array circuits, and a delay time of said first array circuits is the same as that of said second array circuits during respective propagation period.
- 88. An electric circuit as claimed in claim 78, wherein the unit-circuits of said first array circuits and the unit-circuits of said second array circuits are constituted by the same sizes of transistors.
- 89. An electric circuit as claimed in claim 88, wherein the unit-circuits of said first array circuits and the unit-circuits of said second array circuits are constituted by the same layout patterns on a silicon chip.
- 90. An electric circuit as claimed in claim 78, wherein each of the first control signals and each of the second control signals are transmitted through a common node, such that a propagation of said electric circuit is started when said common node is at a first level, and the propagation is stopped when said common node is at a second level.
- 91. An electric circuit as claimed in claim 78, wherein said data transfer circuit includes a data latch circuit for storing the data sent from said first array circuits.
- 92. An electric circuit as claimed in claim 78, wherein said first array circuits include data reset circuit for initializing data of the unit-circuits of said first array circuits, before starting the propagations through said first array circuits.
- 93. An electric circuit as claimed in claim 78, wherein the number of the unit-circuits in said first array circuits is at least three and less than the number of the unit-circuits of said second array circuits.
- 94. An electric circuit as claimed in claim 78, wherein the first and second control signals are generated from a first common source signal which has a first level to enable the propagation passing through said first array circuits and a second level to disable the propagation through said first array circuits.
- 95. An electric circuit as claimed in claim 94, wherein the first level of said first common source signal disables the propagation passing through said second array circuits, and the second level of said first common source signal enables the propagation passing through said second array circuits.
- 96. An electric circuit as claimed in claim 95, wherein the number K of said second array circuits is equal to a number J of said first array circuits.
- 97. An electric circuit as claimed in claim 94, wherein the first common source signal and the input signal input into said second array circuits are generated from a second common source signal.
- 98. An electric circuit as claimed in claim 78, wherein said electric circuit further comprises a common-output synthesizing circuit.
- 99. An electric circuit comprising:
a first clock buffer circuit receiving an external clock signal; a first clock delivery circuit; and a first clock timing control circuit, being supplied with an output of said first clock buffer circuit and an output of said first clock delivery circuit, for generating a preceding internal clock before the output of said first clock buffer circuit being output.
- 100. An electric circuit comprising:
a first clock buffer circuit receiving an external clock signal; a first clock delivery circuit; a first delay circuit for duplicating delay time characteristics of said first clock buffer circuit; and a first clock timing control circuit, being supplied with an output of said first clock buffer circuit and an output of said first delay circuit, for generating a preceding internal clock before the output of said first clock buffer circuit being output.
- 101. An electric circuit as claimed in claim 100, wherein said first delay circuit duplicates delay time characteristics of said first clock buffer circuit and said first clock delivery circuit.
- 102. An electric circuit as claimed in claim 100, wherein said electric circuit further comprises a first optional circuit, and said first delay circuit duplicates delay time characteristics of said first clock buffer circuit, said first clock delivery circuit, and said first optional circuit.
- 103. An electric circuit as claimed in claim 102, wherein said electric circuit further comprises a first clock frequency control circuit for receiving an output of said clock buffer circuit, and an output of said first clock frequency control circuit is also supplied to said first clock timing control circuit.
- 104. An electric circuit as claimed in claim 102, wherein said first clock timing control circuit stores capability information into a memory, and the capability information relates to the input from the output of said first clock buffer circuit and the output of said first delay circuit.
- 105. An electric circuit comprising:
a first clock buffer circuit receiving an external clock signal; a first clock delivery circuit; and a first clock timing control circuit, being supplied with an output of said first clock buffer circuit and an output of said first clock delivery circuit, for generating an output coincident with said external clock signal.
- 106. An electric circuit comprising:
a first clock buffer circuit receiving an external clock signal; a first clock delivery circuit; a first delay circuit for duplicating delay time characteristics of said first clock buffer circuit; and a first clock timing control circuit, being supplied with an output of said first clock buffer circuit and an output of said first delay circuit, for generating an output coincident with said external clock signal.
- 107. An electric circuit as claimed in claim 106, wherein said first delay circuit duplicates delay time characteristics of said first clock buffer circuit and said first clock delivery circuit.
- 108. An electric circuit as claimed in claim 106, wherein said electric circuit further comprises a first optional circuit, and said first delay circuit duplicates a delay time characteristics of said first clock buffer circuit, said first clock delivery circuit, and said first optional circuit.
- 109. An electric circuit as claimed in claim 108, wherein said electric circuit further comprises a first clock frequency control circuit for receiving an output of said clock buffer circuit, an output of said first clock frequency control circuit is also supplied to said first clock timing control circuit, and said first clock timing control circuit generates an output coincident with a part of said external clock signal.
- 110. An electric circuit as claimed in claim 108, wherein said first clock timing control circuit stores capability information into a memory, the capability information relates to the input from the output of said first clock buffer circuit and the output of said first delay circuit, and said first clock timing control circuit generates an output coincident with a part of said external clock signal.
- 111. An electric circuit comprising a delay circuit for changing a phase of an external first clock signal, to form a second clock signal, an optional circuit, and a buffer for providing an output according to an output of said optional circuit in synchronization with the second clock signal, wherein said delay circuit comprises:
a first gate chain for measuring a time difference between a changeover point of a first control signal and a changeover point of a second control signal; and a second gate chain, receiving a third control signal which is generated in said first circuit and represents said time difference, for providing an appropriate delay time from an input to an output depending on said time difference.
- 112. An electric circuit as claimed in claim 111, wherein the third control signal is stored in a memory or a register circuit to fix the third control signal.
- 113. An electric circuit as claimed in claim 112, wherein the data stored in said memory or register circuit are renewed in accordance with a clock cycle.
- 114. An electric circuit comprising a delay circuit for changing a phase of an external first clock signal, to form a second clock signal, an optional circuit, and a buffer for providing an output according to an output of said optional circuit in synchronization with the second clock signal, wherein said delay circuit comprises:
a first gate chain having gate circuits connected in series to transmit a signal in a first direction; a second gate chain having gate circuits connected in series to transmit a signal in a second direction opposite to said first direction; and a control circuit for activating and inactivating at least a part of said first gate chain according to a first control signal and at least a part of said second gate chain according to a second control signal, and at least one node in said first gate chain being short-circuited to at least one node in said second gate chain, to invert an input signal to said first gate chain and provide an output signal from said second gate chain.
- 115. An electric circuit as claimed in claim 114, wherein a number of the gate circuits in said first gate chain is at least three and is equal to or greater than a number of the gate circuits in said second gate chain.
- 116. An electric circuit as claimed in claim 114, wherein the first and second control signals are produced according to a common signal, which is set to a first level to activate said first gate chain and inactivate said second gate chain and to a second level to inactivate said first gate chain and activate said second gate chain.
- 117. An electric circuit as claimed in claim 114, wherein said control circuit produces the first and second control signals according to a clock signal and a general control signal for controlling said controlled delay circuit as a whole.
- 118. An electric circuit as claimed in claim 114, wherein said control circuit contains a frequency divider.
- 119. An electric circuit as claimed in claim 118, wherein said control circuit divides a frequency of an input signal to said first gate chain by N (N being an integer equal to or greater than two), to produce control signals each having a period that is N times as long as a period of the input signal, supplies the control signals to N sets of said first and second gate chains, and superposes outputs of the N sets, to provide an output signal having the same frequency as and a different phase from the input signal.
- 120. An electric circuit as claimed in claim 119, wherein said control circuit halves the frequency of the input signal to said first gate chain, to produce complementary control signals each having a period twice as long as that of the input signal, supplies the first control signal and second control signal to two sets of said first and second gate chains, and superposes outputs of the two sets, to provide an output signal having the same frequency as and a different phase from the input signal.
- 121. An electric circuit as claimed in claim 114, wherein the first control signal and second control signal are supplied to the gate circuits of said first gate chain and second gate chain through respective signal lines.
- 122. An electric circuit as claimed in claim 121, wherein said signal lines are connected to the gate circuits of said first gate chain and second gate chain through buffers arranged for every predetermined number of said gate circuits.
- 123. An electric circuit as claimed in claim 122, wherein said buffers are inverters through which said signal lines are alternately connected to said first and second gate chains.
- 124. An electric circuit as claimed in claim 114, wherein sizes of transistors forming the gate circuits of said first gate chain are differentiated from sizes of transistors forming the gate circuits of said second gate chain, to temporally multiply the delay time generated in said first gate chain by a given value, which corresponds to a ratio of the transistor sizes, and invert the multiplied input signal.
- 125. An electric circuit as claimed in claim 114, wherein each of the gate circuits of said first and second gate chains is an inverter having a power source controlling transistor to be switched in response to the control signals, to activate one of said first and second gate chains.
- 126. An electric circuit as claimed in claim 114, wherein each of the gate circuits of said first and second gate chains is an inverter, a level of a voltage applied to said inverters being changed to activate one of said first and second gate chains.
- 127. An electric circuit as claimed in claim 114, wherein each common node in said first and second gate chains is provided with a capacitor element to control signal propagation delay characteristics of the gate circuits.
- 128. An electric circuit as claimed in claim 127, wherein a capacitance of said capacitor element is gradually increased from an input side of said first gate chain toward an output side thereof.
- 129. An electric circuit as claimed in claim 114, wherein an output end of said first gate chain is set to a high impedance state, an input end of said second gate chain is fixed at first potential, an input signal of second potential supplied when said first gate chain is activated is reversely transmitted when said second gate chain is activated, so that data of the first potential appears at an output end of said second gate chain, to thereby reproducing a time difference between a changeover point of the input signal to said first gate chain and a changeover point of the first control signal by a time difference between a changeover point of the second control signal and a changeover point of the output of said second gate chain.
- 130. An electric circuit as claimed in claim 114, wherein an input end of said first gate chain is provided with a one-way drive circuit for driving said first gate chain only to one of the first potential and second potential.
- 131. An electric circuit as claimed in claim 114, wherein an output end of said second gate chain is provided with an output buffer for catching only a changeover point from first potential to second potential, or from the second potential to the first potential.
- 132. An electric circuit as claimed in claim 114, wherein said controlled delay circuit comprises pairs of said first and second gate chains, said first second gate chains of each pair receiving different control signals, and a superposing output buffer for superposing outputs of the pairs of said first and second gate chains, to provide an output signal having the same frequency as and a different phase from the input signal.
- 133. An electric circuit as claimed in claim 132, wherein the outputs of the pairs of said first and second gate chains are connected to one another through switch element each transmitting an output of first level of the corresponding pair when second gate chain of the corresponding pair is active, and the outputs of the pairs are controlled by a common controller to a second level after a time when the superposed output of the pairs settles to the second level.
- 134. An electric circuit as claimed in claim 114, wherein said controlled delay circuit comprises a programmable controlled delay circuit whose delay time is programmed.
- 135. An electric circuit as claimed in claim 134, wherein said programmable controlled delay circuit is programmed by laser after manufacturing.
- 136. An electric circuit comprising a delay circuit for changing a phase of an external first clock signal, to form a second clock signal, an optional circuit, and a buffer for providing an output according to an output of said optional circuit in synchronization with the second clock signal, wherein said delay circuit comprises:
a first gate chain having a plurality of first delay units connected in series of a first direction, wherein a first input signal being transferred in said first direction during a first enabled period instructed by a first control signal, and the first input signal being digitalized by a unit time-interval, and output; and a second gate chain having a plurality of second delay units connected in series of a second direction opposite to said first direction, wherein the digitalized first input signal being input to said second gate during a disable period instructed by a second control signal, and the digitalized first input signal being transferred in said second direction during a second enabled period enabled by the second control signal.
- 137. An electric circuit as claimed in claim 136, wherein a number of the delay units in said first gate chain is at least three and is equal to or greater than a number of the delay units in said second gate chain.
- 138. An electric circuit as claimed in claim 136, wherein the first and second control signals are produced according to a common source signal, which is set to a first level to activate said first gate chain and inactivate said second gate chain and to a second level to inactivate said first gate chain and activate said second gate chain.
- 139. An electric circuit as claimed in claim 136, wherein said control circuit produces the first and second control signals according to a clock signal and a general control signal for controlling said controlled delay circuit as a whole.
- 140. An electric circuit as claimed in claim 136, wherein said control circuit contains a frequency divider.
- 141. An electric circuit as claimed in claim 140, wherein said control circuit divides a frequency of an input signal to said first gate chain by N (N being an integer equal to or greater than two), to produce control signals each having a period that is N times as long as a period of the input signal, supplies the control signals to N sets of said first and second gate chains, and superposes outputs of the N sets, to provide an output signal having the same frequency as and a different phase from the input signal.
- 142. An electric circuit as claimed in claim 141, wherein said control circuit halves the frequency of the input signal to said first gate chain, to produce complementary control signals each having a period twice as long as that of the input signal, supplies the first control signal and second control signal to two sets of said first and second gate chains, and superposes outputs of the two sets, to provide an output signal having the same frequency as and a different phase from the input signal.
- 143. An electric circuit as claimed in claim 136, wherein the first control signal and second control signal are supplied to the gate circuits of said first gate chain and second gate chain through respective signal lines.
- 144. An electric circuit as claimed in claim 143, wherein said signal lines are connected to the gate circuits of said first gate chain and second gate chain through buffers arranged for every predetermined number of said gate circuits.
- 145. An electric circuit as claimed in claim 144, wherein said buffers are inverters through which said signal lines are alternately connected to said first and second gate chains.
- 146. An electric circuit as claimed in claim 136, wherein sizes of transistors forming the gate circuits of said first gate chain are differentiated from sizes of transistors forming the gate circuits of said second gate chain, to temporally multiply the delay time generated in said first gate chain by a given value, which corresponds to a ratio of the transistor sizes, and invert the multiplied input signal.
- 147. An electric circuit as claimed in claim 136, wherein each of the gate circuits of said first and second gate chains is an inverter having a power source controlling transistor to be switched in response to the control signals, to activate one of said first and second gate chains.
- 148. An electric circuit as claimed in claim 136, wherein each of the gate circuits of said first and second gate chains is an inverter, a level of a voltage applied to said inverters being changed to activate one of said first and second gate chains.
- 149. An electric circuit as claimed in claim 136, wherein each common node in said first and second gate chains is provided with a capacitor element to control signal propagation delay characteristics of the gate circuits.
- 150. An electric circuit as claimed in claim 149, wherein a capacitance of said capacitor element is gradually increased from an input side of said first gate chain toward an output side thereof.
- 151. An electric circuit as claimed in claim 136, wherein an output end of said first gate chain is set to a high impedance state, an input end of said second gate chain is fixed at first potential, an input signal of second potential supplied when said first gate chain is activated is reversely transmitted when said second gate chain is activated, so that data of the first potential appears at an output end of said second gate chain, to thereby reproducing a time difference between a changeover point of the input signal to said first gate chain and a changeover point of-the first control signal by a time difference between a changeover point of the second control signal and a changeover point of the output of said second gate chain.
- 152. An electric circuit as claimed in claim 136, wherein an input end of said first gate chain is provided with a one-way drive circuit for driving said first gate chain only to one of the first potential and second potential.
- 153. An electric circuit as claimed in claim 136, wherein an output end of said second gate chain is provided with an output buffer for catching only a changeover point from first potential to second potential, or from the second potential to the first potential.
- 154. An electric circuit as claimed in claim 136, wherein said controlled delay circuit comprises pairs of said first and second gate chains, said first and second gate chains of each pair receiving different control signals, and a superposing output buffer for superposing outputs of the pairs of said first and second gate chains, to provide an output signal having the same frequency as and a different phase from the input signal.
- 155. An electric circuit as claimed in claim 154, wherein the outputs of the pairs of said first and second gate chains are connected to one another through switch element each transmitting an output of first level of the corresponding pair when second gate chain of the corresponding pair is active, and the outputs of the pairs are controlled by a common controller to a second level after a time when the superposed output of the pairs settles to the second level.
- 156. An electric circuit as claimed in claim 136, wherein said controlled delay circuit comprises a programmable controlled delay circuit whose delay time is programmed.
- 157. An electric circuit as claimed in claim 156, wherein said programmable controlled delay circuit is programmed by laser after manufacturing.
- 158. A controlled delay circuit comprising a first converter circuit for converting a first time difference between a changeover point of a first input signal and a changeover point of a second input signal into first gate step information indicating the number of gates corresponding to said first time difference, and a second converter circuit for converting second gate step information indicating the number of gates determined according to said first gate step information into a second time difference, to delay a third input signal supplied to said second converter circuit by the second time difference and provide the delayed signal as an output signal;
said first converter circuit having an array of at least one first unit circuits regularly arranged to transmit the first input signal in a first direction; said second converter circuit having an array of at least one second unit circuits regularly arranged to transmit the third input signal in a second direction opposite to said first direction, said second unit circuit reproducing the delay time of said first unit circuit.
- 159. A controlled delay circuit as claimed in claim 158, wherein said first gate step information is a set of data gathered from all or part of said first unit circuits, and said second gate step information is a set of data supplied to all or part of said second unit circuits.
- 160. A controlled delay circuit as claimed in claim 159, wherein signals synchronous to the bits of said first gate step information, respectively, are supplied as said second gate step information directly to said second converter circuit.
- 161. A controlled delay circuit as claimed in claim 160, wherein signals that are in phase with the bits of said first gate step information are supplied as said second gate step information directly to said second converter circuit.
- 162. A controlled delay circuit as claimed in claim 160, wherein signals that are opposite phase to the bits of said first gate step information are supplied as said second gate step information directly to said second converter circuit.
- 163. A controlled delay circuit as claimed in claim 158, wherein said controlled delay circuit further comprises a gate step information converter circuit disposed between said first converter circuit and said second converter circuit, for converting said first gate step information into said second gate step information.
- 164. A controlled delay circuit as claimed in claim 163, wherein said gate step information converter circuit directly supplies data from said first unit circuits to said second unit circuits, respectively, to adjust the delay time of said second converter circuit to that of said first converter circuit.
- 165. A controlled delay circuit as claimed in claim 163, wherein said gate step information converter circuit supplies data from every “M”th of said first unit circuits to said second unit circuits, to set the delay time of said second converter circuit to 1/M of that of said first converter circuit.
- 166. A controlled delay circuit as claimed in claim 165, wherein data from every “M”th of said first unit circuits is supplied to said second unit circuits through a required number of inverters.
- 167. A controlled delay circuit as claimed in claim 163, wherein said gate step information converter circuit supplies data from one of said first unit circuits to M pieces of said second unit circuits, to set the delay time of said second converter circuit to M times as long as that of said first converter circuit.
- 168. A controlled delay circuit as claimed in claim 158, wherein said controlled delay circuit further comprises a reset portion where input and output signals to and from said second unit circuits are reset just before said third input signal is supplied to said second converter circuit.
- 169. A controlled delay circuit as claimed in claim 158, wherein said controlled delay circuit further comprises latch circuits provided for said first unit circuits, respectively, for storing data from said first unit circuits, respectively.
- 170. A controlled delay circuit as claimed in claim 158, wherein said controlled delay circuit further comprises latch circuits provided for said second unit circuits, respectively, for storing data to said second unit circuits, respectively.
- 171. A controlled delay circuit as claimed in claim 158, wherein said unit circuits have inverting gate circuits at least having an inversion function, the delay time of each gate of said inverting gate circuits being used as a unit time for conversion.
- 172. A controlled delay circuit as claimed in claim 171, wherein a period between a changeover point of the first input signal and a changeover point where the second input signal changes from a first level to a second level is held as said first gate step information corresponding to said first time difference.
- 173. A controlled delay circuit as claimed in claim 172, wherein even ones of said unit circuits are NAND gate circuits and odd ones thereof are NOR gate circuits.
- 174. A controlled delay circuit as claimed in claim 173, wherein said first and second unit circuits bias input thresholds of said first and second converter circuits, to hasten the delay time of those of said unit circuits that transmit signals dependent on the first input signal.
- 175. A controlled delay circuit as claimed in claim 172, wherein even ones of said unit circuits are NOR gate circuits and odd ones thereof are NAND gate circuits.
- 176. A controlled delay circuit as claimed in claim 175, wherein said first and second unit circuits bias input thresholds of said first and second converter circuits, to hasten the delay time of those of said unit circuits that transmit signals dependent on the first input signal.
- 177. A controlled delay circuit as claimed in claim 172, wherein said unit circuits have reset-signal input terminals to set outputs opposite to expected values just before the signals dependent on the first input signal are transmitted.
- 178. A controlled delay circuit as claimed in claim 158, wherein said unit circuits have data fetch circuits for fetching data from said unit circuits at a changeover point of the second input signal.
- 179. A controlled delay circuit as claimed in claim 178, wherein said unit circuits have delay time adjusting capacitors each having capacitance corresponding to an input capacitance of said data fetch circuit, for equalizing the delay time of each of said unit circuits to that of one unit circuit of said first converter circuit.
- 180. A controlled delay circuit as claimed in claim 158, wherein said second unit circuits have reset-signal input terminals to set outputs opposite to expected values just before signals dependent on the third input signal are transmitted.
- 181. A controlled delay circuit as claimed in claim 158, wherein said controlled delay circuit comprises two first converter circuits to separately set a delay time of a rise of the first input signal and a delay time of a fall of the first input signal in said first converter circuit.
- 182. A controlled delay circuit as claimed in claim 181, wherein even and odd unit circuits in the first converter circuits are alternately NAND and NOR unit circuits, and even unit circuits for producing a delay time of a rise of a signal and odd unit circuits for producing a delay time of a fall of the signal in the second converter circuit are alternately NAND and NOR unit circuits with the arrangement of the NAND and NOR unit circuits for the rise delay time being opposite to that of the NAND and NOR unit circuits for the fall delay time.
- 183. A controlled delay circuit as claimed in claim 158, wherein said controlled delay circuit comprises a plurality of second converter circuits to separately provide pieces of delay time for a rise and fall of the second input signal, to change the oscillation frequency of the third input signal.
- 184. A controlled delay circuit as claimed in claim 183, wherein said controlled delay circuit comprises a plurality of second converter circuits to separately provide pieces of delay time for a rise and fall of the second input signal, to increase the oscillation frequency of the third input signal by a multiple.
- 185. A controlled delay circuit as claimed in claim 158, wherein a first converter circuit converts a time difference between a rise of the first input signal and a changeover point of the second input signal into gate step information indicating the number of gates, another first converter circuit converts a time difference between a fall of the first input signal and a changeover point of the second input signal into gate step information indicating the number of gates, and a delay time of a rise of the third input signal supplied to said second converter circuit and a delay time of a fall of the third input signal are separately determined according to said two pieces of gate step information.
- 186. A controlled delay circuit as claimed in claim 158, wherein a first converter circuit for converting a time difference between a rise of the first input signal and a changeover point of the second input signal into gate step information indicating the number of gates, and another first converter circuit for converting a time difference between a fall of the first input signal and a changeover point of the second input signal into gate step information indicating the number of gates, to separately provide pieces of delay time for a rise and fall of the second input signal with respect to said second converter circuit according to said two pieces of gate step information and change the oscillation frequency of the third input signal.
- 187. A controlled delay circuit as claimed in claim 158, wherein the first input signal is supplied to the first one of said first unit circuits.
- 188. A controlled delay circuit as claimed in claim 158, wherein the first input signal is supplied as a reset signal to said first unit circuits, to put a delay forming gate in each of said first unit circuits in a reset state or an inverted state.
- 189. A controlled delay circuit as claimed in claim 188, wherein an input to the first one of said first unit circuits is set to a fixed level, and when the first input signal specifies the inverted state, said first converter circuit starts signal transmission.
- 190. A controlled delay circuit as claimed in claim 188, wherein said controlled delay circuit comprises a plurality of second converter circuits, the first one of said unit circuits in at least one of said second converter circuits includes a NAND delay circuit, the first one of said unit circuits in at least one of said second converter circuits includes a NOR delay circuit, an input level to the first one of said unit circuits is fixed to form an inverter delay circuit.
- 191. A controlled delay circuit as claimed in claim 188, wherein only the first one of said second unit circuits includes an inverter delay circuit.
- 192. A controlled delay circuit as claimed in claim 158, wherein the first one of said second unit circuits clamps an input to invert said second gate step information if the time difference is longer than the delay time of said first converter circuit.
- 193. A controlled delay circuit as claimed in claim 158, wherein the first one of said second unit circuits clamps an input so that the delay circuit in the first one of said second unit circuits serves as an inverter.
- 194. A controlled delay circuit as claimed in claim 158, wherein the first and second input signals are periodically supplied to said first converter circuit at intervals of M changeover points, to reproduce said second gate step information.
- 195. A controlled delay circuit as claimed in claim 194, wherein said reproduced second gate step information is reset when said second converter circuit does not transmit the third input signal.
- 196. A controlled delay circuit as claimed in claim 194, wherein a change between new and old values of said second gate step information is set below a given value, to gradually change the delay time.
- 197. A controlled delay circuit as claimed in claim 194, wherein said controlled delay circuit comprises two second converter circuits to separately form delays for a rise and fall of an input signal, an output in each of said second converter circuits being connected to a synthesized output node through a bus, an output section in each of said second converter circuits being provided with a circuit for providing given data within a predetermined period after an output is changed from one to another, to sufficiently increase output impedance in the remaining period.
- 198. A controlled delay circuit as claimed in claim 194, wherein said controlled delay circuit comprises a plurality of pairs of second converter circuits, one of said second converter circuits of each pair delaying the timing of a rise of an output, the other of said second converter circuits of each pair delaying the timing of a fall of the output, the output changeover timing of opposite output being determined by another output changeover timing means, an output in each of said second converter circuits and the output of the output changeover timing means being connected to a synthesis output node through buses.
- 199. A controlled delay circuit as claimed in claim 198, wherein said controlled delay circuit comprises 2M second converter circuits, to provide an output signal whose frequency is M times as large as that of the third input signal.
- 200. A controlled delay circuit as claimed in claim 198, wherein each of said second converter circuits is provided with a delay time fine adjustment circuit, so that each of said second converter circuits provides an output signal whose timing frequency is synchronous to the third input signal.
- 201. A controlled delay circuit as claimed in claim 158, wherein the second converter circuit has a delay circuit for electrically controlling the delay time of said second converter circuit.
- 202. A controlled delay circuit as claimed in claim 158, wherein said controlled delay circuit comprises an odd number of second converter circuits, the inputs and outputs of said second converter circuits are connected to one another to form a ring oscillator to provide a signal whose period is L/M times (L and M being integers) the time difference set by said first converter circuit.
- 203. A controlled delay circuit as claimed in claim 158, wherein said controlled delay circuit comprises an even number of second converter circuits and an odd number of inverter gates, the inputs and outputs of said second converter circuits are connected to one another through inverter gates, to form a ring oscillator to provide a signal whose period is L/M times (L and M being integers) the time difference set by said first converter circuit.
- 204. A controlled delay circuit as claimed in claim 203, wherein said second converter circuits comprise delay circuits for electrically controlling a delay time, said delay circuits are controlled to synchronize the changeover timing of the output of any one of said second converter circuits with the changeover timing of an external clock signal, to provide a signal whose period is L/M times (L and M being integers) the time difference set by said first converter circuit.
- 205. A controlled delay circuit as claimed in claim 204, wherein said second converter circuits comprise delay circuits having a fixed delay time that is determined in consideration of manufacturing fluctuations, said delay circuits are being controlled to synchronize the changeover timing of the output of any one of said second converter circuits with the changeover timing of an external clock signal, to provide an internal clock signal that changes more quickly than the external clock signal by the fixed time.
- 206. A controlled delay circuit for adding a given delay to an input signal and providing a delayed output signal, comprising:
a gate array having cascaded gate units to provide the output signal; and a gate specifying circuit for specifying, according to stored data, one of the gate units to start delaying the input signal.
- 207. A controlled delay circuit as claimed in claim 206, wherein each of said gate units receives the output of said preceding gate unit, the input signal, and the output of a corresponding unit circuit of said gate specifying circuit.
- 208. A controlled delay circuit as claimed in claim 206, wherein said controlled delay circuit further comprises an input switching circuit for supplying the input signal to one of said gate units according to data stored in said gate specifying circuit.
- 209. A controlled delay circuit as claimed in claim 208, wherein each of said gate units receives the output of said preceding gate unit and the-output of a corresponding switching unit of said switching circuit.
- 210. A controlled delay circuit as claimed in claim 209, wherein each of said switching units is switched according to the output of a corresponding unit circuit of said gate specifying circuit.
- 211. A controlled delay circuit as claimed in claim 206, wherein said gate specifying circuit is a register circuit that receives a write signal and an address signal to specify one of said gate units that starts to delay the input signal.
- 212. A controlled delay circuit as claimed in claim 211, wherein said register circuit is reset in response to a reset signal.
- 213. A controlled delay circuit as claimed in claim 206, wherein said gate specifying circuit is a shift register circuit that receives a shift signal to specify one of said gate units that starts to delay the input signal.
- 214. A controlled delay circuit as claimed in claim 213, wherein said shift register circuit is reset is response to a reset signal.
- 215. A controlled delay circuit as claimed in claim 206, wherein said controlled delay circuit further comprises:
a comparator for comparing the output signal of said gate array with a reference signal; and a controller for feed-back controlling, in response to the output of said comparator, signals supplied to said gate specifying circuit to specify one of said gate units that starts to delay the input signal.
- 216. A control signal generator for generating a control signal whose period is determined according to the period of an input signal, comprising:
a first gate array having cascaded gate units to receive the input signal; a second gate array having cascaded gate units to receive the output of said first gate array; a comparator for comparing the output of said second gate array with the input signal; and a gate specifying circuit for specifying, according to the output of said comparator, one of said first gate units that starts to delay the input signal as well as one of said second gate units that starts to delay the output of said first gate array.
- 217. A control signal generator as claimed in claim 216, wherein said control signal generator provides an output signal whose frequency is twice as large as that of the input signal.
- 218. A control signal generator as claimed in claim 217, wherein said control signal generator further comprises an output logic circuit for providing a result of logical operation of the output of said first gate array and the output of said second gate array.
- 219. A control signal generator as claimed in claim 217, wherein said control signal generator further comprises an output logic circuit for providing a result of logical operation of the input signal and the output of said first gate array.
Priority Claims (2)
Number |
Date |
Country |
Kind |
6-235398 |
Sep 1994 |
JP |
|
8-62675 |
Mar 1996 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATION
[0001] This is application is a continuation-in-part application of Ser. No. 08/534,650 filed on Sep. 27, 1995.
Divisions (3)
|
Number |
Date |
Country |
Parent |
09975412 |
Oct 2001 |
US |
Child |
10158141 |
May 2002 |
US |
Parent |
09518930 |
Mar 2000 |
US |
Child |
09975412 |
Oct 2001 |
US |
Parent |
08681978 |
Jul 1996 |
US |
Child |
09518930 |
Mar 2000 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08534650 |
Sep 1995 |
US |
Child |
08681978 |
Jul 1996 |
US |