Number | Date | Country | Kind |
---|---|---|---|
7-210889 | Aug 1995 | JPX | |
8-108278 | Apr 1996 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
5059838 | Motegi et al. | Oct 1991 | |
5204564 | Ochiai | Apr 1993 | |
5467041 | Baba et al. | Nov 1995 | |
5578945 | Flora | Nov 1996 | |
5646568 | Sato | Jul 1997 | |
5668491 | Higashisaki et al. | Sep 1997 |
Entry |
---|
A. Young et al., IEEE Journal of Solid-State Circuits, vol. 27, No. 11, pp. 1599-1607, 1992. A PLL Clock Generator with 5 to 110 MHz of Lock Range for Microprocessors, no month. |