Claims
- 1. A clock signal generation device, comprising:
- a first delay circuit for generating a first delayed clock edge from a first reference clock edge, the first delayed clock edge being delayed by a predetermined time;
- means for measuring a time difference between the first delayed clock edge and a second reference clock edge, the second reference clock edge occurring later than the first reference clock edge;
- means for storing time difference information concerning the time difference measured by the means for measuring; and
- a second delay circuit for generating a second delayed clock edge from a third reference clock edge, the third reference clock edge occurring later than the first reference clock edge, and the second delayed clock edge being delayed by a time based on the time difference information stored in the means for storing.
- 2. A clock signal generation device according to claim 1, wherein the second reference clock edge is identical with the third reference clock edge.
- 3. A clock signal generation device according to claim 1, wherein the means for measuring comprises:
- a plurality of serially coupled delay units; and control means for disabling coupling of the delay units in response to the second reference clock edge.
- 4. A clock signal generation device according to claim 3, wherein each of the delay units comprises an inverter.
- 5. A clock signal generation device, comprising:
- a first delay circuit for generating a first delayed clock edge from a first reference clock edge, the first delayed clock edge being delayed by a predetermined time;
- means for measuring a time difference between the first delayed clock edge and a second reference clock edge during a first half of a period of a reference clock signal operatively coupled thereto, the second reference clock edge occurring later than the first reference clock edge;
- means for storing time difference information concerning the time difference measured by the means for measuring; and
- a second delay circuit for generating a second delayed clock edge from a third reference clock edge during a second half of the period of the reference clock signal operatively coupled thereto, the third reference clock edge occurring later than the first reference clock edge, and the second delayed clock edge being delayed by a time based on the time difference information stored in the means for storing.
- 6. A clock signal generation device according to claim 5, further comprising means for generating a divided clock signal from the reference clock signal, wherein the first half of the period of the reference clock signal is a first half of a period of the divided clock signal and the second half of the period of the reference clock signal is a second half of the period of the divided clock signal.
- 7. A clock signal generation device according to claim 5, wherein the second reference clock edge is identical with the third reference clock edge.
Priority Claims (2)
Number |
Date |
Country |
Kind |
7-210889 |
Aug 1995 |
JPX |
|
8-108278 |
Apr 1996 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 08/658,931, filed May 31, 1996, and U.S. Pat. No. 5,892,384.
US Referenced Citations (10)
Non-Patent Literature Citations (1)
Entry |
A. Young et al., IEEE Journal of Solid-State Circuits, vol. 27, No. 11, pp. 1599-1607, 1992. A PLL Clock Generator with 5 to 110 Mhz of Lock Range for Microprocessor. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
658931 |
May 1996 |
|