Claims
- 1. A trace layout of a printed circuit board (PCB), wherein the PCB comprises at least a first trace layer and a second trace layer under the first trace layer; there are a north bridge, at least a peripheral component interconnect (PCI) slot and an accelerate graphics port (AGP) slot located on the PCB; and the AGP slot is located between the north bridge and the PCI slot, the trace layout comprising:a plurality of first traces, for connecting the north bridge and the PCI slot, wherein the first traces are under the AGP slot on the second trace layer.
- 2. The trace layout according to claim 1, further comprising:a plurality of second traces, for connecting the north bridge and the PCI slot, wherein the second traces are on the first trace layer or the second trace layer and trace aside the AGP slot.
- 3. The trace layout according to claim 1, further comprising:a plurality of third traces, for connecting the north bridge and the AGP slot, wherein most of the third traces are on the first trace layer, and the other of the third traces are on the second trace layer.
- 4. The trace layout according to claim 1, wherein the AGP slot further comprises a plurality of AGP high-frequency signal differential pairs, and the first traces trace aside the AGP high-frequency signal differential pairs.
- 5. The trace layout according to claim 4, wherein the AGP high-frequency signal differential pairs at least comprise:a first address/data strobe differential pair (AD_STB0 and - AD_STB0); a second address/data strobe differential pair (AD_STB1 and - AD_STB1); and a side-band strobe differential pair (SB_STB and - SB_STB).
- 6. The trace layout according to claim 1, wherein the first trace layer is a component layer.
- 7. The trace layout according to claim 1, wherein the second trace layer is a solder layer.
- 8. A trace layout of a PCB, wherein the PCB comprises at least a first trace layer and a second trace layer under the first trace layer, there are a control chipset, at least a first bus slot and a second bus slot located on the PCB; and the second bus slot is located between the control chipset and the first bus slot, the trace layout comprising:a plurality of first traces, for connecting the control chipset and the first bus slot, wherein the first traces are on the second trace layer under the second bus slot.
- 9. The trace layout according to claim 8, further comprises:a plurality of second traces, for connecting the control chipset and the bus slot, wherein the second traces are on the first trace layer or the second trace layer and trace aside the second bus slot.
- 10. The trace layout according to claim 8, further comprises:a plurality of third traces, for connecting the control chipset and the second bus slot, wherein most of the third traces are on the first trace layer, and the other of the third traces are on the second trace layer.
- 11. The trace layout according to claim 8, wherein the transmitting frequency of the second bus slot ≧66 MHz.
- 12. The trace layout according to claim 8, wherein the control chipset is a north bridge.
- 13. The trace layout according to claim 8, wherein the first bus slot is a PCI slot.
- 14. The trace layout according to claim 8, wherein the second bus slot is an AGP slot.
Priority Claims (1)
Number |
Date |
Country |
Kind |
088217418 |
Oct 1999 |
TW |
|
Parent Case Info
This application incorporates by reference Taiwanese application Ser. No. 88217418, filed Oct. 14, 1999.
US Referenced Citations (5)