The present invention relates to an improved integrated circuit, and in particular, to an integrated circuit that enhances the performance of logic gates when operating at the limits of the transistor bandwidth.
It is therefore desirable to develop a logic gate that is better suited for signal routing and less sensitive to capacitance from wiring while providing more gain at a higher bandwidth.
The present invention is directed to a logic circuit that solves the aforementioned problems.
In particular, the invention relates to a latch including a clocked trans-admittance stage circuit for receiving a voltage and producing a current output, and an active load, such as a trans-impedance stage circuit, connected to receive as input the current output of the trans-admittance stage circuit and produce a voltage output.
The invention is also directed to a cascaded latch chain including a clocked trans-admittance stage latch receiving an input voltage and producing an output current. In a further embodiment, the latch chain may also include a trans-impedance circuit and one or more latch pairs, with each pair having two independent trans-admittance and trans-impedance stages.
Yet another aspect of the invention relates to a latch pair including two independent combined trans-admittance and trans-impedance stages, with each latch pair clocked to opposite phases of a clock signal.
The foregoing and other features of the present invention will be more readily apparent from the following detailed description and drawings of illustrative embodiments of the invention wherein like reference numbers refer to similar elements throughout the several views and in which:
a is an exemplary TAS latch;
b is an exemplary RL-TAS latch;
c is a logic gate symbol for an exemplary cascaded chain comprising a TAS latch and two RL-TAS latches;
a is an exemplary single stage TAS-TIS latch;
b is an exemplary TAS-TIS latch pair comprising two independent TAS-TIS stages;
c is a logic gate symbol for the TAS-TIS latch pair of
a is a clocked TAS latch;
b is a logic gate symbol for the clocked TAS latch of
a–5c are exemplary functional blocks with logic gates in accordance with the present invention.
To increase the gain of a conventional logic circuit the passive load resistance 120 in
A chain may be formed by cascading a series of RL-TAS latches clocked on opposite phases of the system clock.
In accordance with the present invention, the load resistors in the RL-TAS latch, shown in
Logic gates configure in accordance with the present invention are less sensitive to transistor collector capacitance and/or wiring capacitance on the collectors of the transistors T3, T4, T5, T6. In addition, the topology shown in
A gain greater than one is required in order to propagate a digital signal along a chain of logic gates. The TAS-TIS logic gate in accordance with the present invention provides more differential gain than conventional logic gates operating at maximum frequency. In addition, the bandwidth or corner frequency for gain roll-off is extended by the TAS-TIS logic gate relative to that achieved using conventional logic gates. The TAS-TIS logic gate also provides more common-mode rejection between gates than with conventional logic gates. Improved noise or spurious signal rejection may also be obtained using the TAS-TIS logic gate construction. This characteristic is particularly advantageous at relatively high frequency where noise or spurious signals may be coupled into the circuit.
For efficient use of power and area two independent TAS-TIS stages may be grouped in the same block.
a is a two stage clocked TAS latch in accordance with the invention which receives an input voltage Vin1, Vin1b, Vin2, Vin2b and produces an output current Iout1, Iout1b, Iou2, Iout2b. Transmission lines TL1, TL2, TL3, TL4 may be coupled between the outputs of the TAS circuit and the inputs of the TIS circuit. The nominal frequency range of oscillation of the overall circuit may be adjusted by selecting the length of the transmission lines TL1, TL2, TL3, TL4. A clock signal acts as a selector between Vin1, Vin2. In particular, when the clock signal (clk) is active, the input voltage Vin1, Vin1b is output as current Iout1, Iout1b, whereas when clock bar signal (clkb) is active, the input voltage Vin2, Vin2b is output as Iout2, Iout2b. The logic gate symbol of the two stage clocked TAS latch is shown in
The modified logic gates in accordance with the present invention have a wide range of functional applications. By way of example, in
The logic gate in accordance with the present invention provides more gain at higher bandwidth than conventional logic gates. Line impedance and TIS input impedance are selected to minimize reflections and adsorb the line capacitance, thereby increasing the peak clock frequency.
Thus, while there have been shown, described, and pointed out fundamental novel features of the invention as applied to a preferred embodiment thereof, it will be understood that various omissions, substitutions, and changes in the form and details of the devices illustrated, and in their operation, may be made by those skilled in the art without departing from the spirit and scope of the invention. For example, it is expressly intended that all combinations of those elements and/or steps which perform substantially the same function, in substantially the same way, to achieve the same results are within the scope of the invention. Substitutions of elements from one described embodiment to another are also fully intended and contemplated. It is also to be understood that the drawings are not necessarily drawn to scale, but that they are merely conceptual in nature. It is the intention, therefore, to be limited only as indicated by the scope of the claims appended hereto.
This application is a continuation-in-part of U.S. Ser. No. 09/746,989, filed on Dec. 22, 2000, now abandoned which is a continuation-in-part of U.S. Ser. No. 09/415,602, filed on Oct. 8, 1999, now U.S. Pat. No. 6,297,706, both applications are herein incorporated by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
3917959 | Swiatowiec et al. | Nov 1975 | A |
4276488 | Benedict et al. | Jun 1981 | A |
4492931 | Deweck | Jan 1985 | A |
4818952 | Kawano et al. | Apr 1989 | A |
4872209 | Blanken | Oct 1989 | A |
5103117 | Voorman et al. | Apr 1992 | A |
5581215 | Ogasawara | Dec 1996 | A |
5606490 | Hong | Feb 1997 | A |
6023363 | Harada et al. | Feb 2000 | A |
6140845 | Benachour | Oct 2000 | A |
6420912 | Hsu et al. | Jul 2002 | B1 |
6538486 | Chen et al. | Mar 2003 | B1 |
Number | Date | Country | |
---|---|---|---|
20020163374 A1 | Nov 2002 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09746989 | Dec 2000 | US |
Child | 10033525 | US | |
Parent | 09415602 | Oct 1999 | US |
Child | 09746989 | US |