Claims
- 1. An integrated circuit for transmitting and receiving digital information across various communications media comprising:
- a frequency means for generating a reference frequency;
- transmitter means for locking a digital bit stream, a carrier signal and a pseudonoise chip sequence to produce a direct sequence spread spectrum signal for transmission to another integrated circuit;
- said transmitter means including a circuit means for modifying said pseudonoise chip sequence to provide selectable carrier frequencies for multiple communications channels on a single transmission medium;
- receiver means for acquiring and decoding a previously transmitted direct sequence spread spectrum signal using a local carrier signal and a local pseudonoise chip sequence to recover said digital bit stream;
- wherein said carrier signal and said pseudonoise chip sequence are substantially identical to said local carrier signal and said local pseudonoise chip sequence, respectively, and each are derived from, and integral multiples of, said reference frequency.
- 2. The integrated circuit of claim 1 wherein said receiver further comprises an integrate and dump filter for demodulating said carrier signal from said direct sequence spread spectrum signal.
- 3. The integrated circuit of claim 2 wherein said circuit means comprises a means for modulating said digital bit stream with a selected chip sequence.
- 4. The integrated circuit of claim 3 further comprising a correlator means for correlating said demodulated direct sequence spread spectrum signal with all possible code positions of said local pseudonoise chip sequence to recover said digital bit stream.
- 5. The integrated circuit of claim 4 wherein said correlator means comprises at least one linear shift register.
- 6. The integrated circuit of claim 5 wherein said modulation means comprises:
- a first register containing said selected chip sequence; and
- logic means for loading said selected chip sequence from said first register to said at least one linear shift register such that as each data bit becomes available, said selected chip sequence is shifted sequentially through said at least one linear shift register and applied to the bit of said digital data stream for transmission.
- 7. The integrated circuit of claim 6 further comprising phase adjustment means for detecting and correcting phase errors between said direct sequence spread spectrum signal and said local carrier signal.
- 8. A transceiver for transmitting and receiving digital information across various communications media comprising:
- a frequency means for generating a frequency;
- transmitter means for locking a digital bit stream, a carrier signal and a pseudonoise chip sequence to produce a direct sequence spread spectrum signal for transmission to another transceiver;
- said transmitter means including the circuit means for generating selectable carrier frequencies to provide for multiple communications channels on a single transmission medium;
- receiver means for acquiring and decoding a previously transmitted direct sequence spread spectrum signal using a local carrier signal and local pseudonoise chip sequence to recover said digital bit stream;
- wherein said carrier signal and said pseudonoise chip sequence are substantially identical to said local carrier signal and said local pseudonoise chip sequence, respectively, and each are derived, and integral multiples, of said reference frequency.
- 9. The transceiver of claim 8 wherein said receiver means further comprises an integrate and dump filter for demodulating said carrier signal from said direct sequence spread spectrum signal.
- 10. The transceiver of claim 8 wherein said circuit means includes a means for providing correction for the phase precession between said carrier signal and said local carrier signal.
- 11. The transceiver of claim 10 further comprising a correlator means for correlating said demodulated direct sequence spread spectrum signal with all possible code positions of said local pseudonoise chip sequence to recover said digital bit stream.
CROSS-REFERENCE TO RELATED APPLICATIONS
The present application is a continuation-in-part (CIP) application of Ser. No. 07/328,058, filed Mar. 23, 1989, which application is assigned to the assignee of the present invention, now U.S. Pat. No. 4,979,183.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4922506 |
McCallister et al. |
May 1990 |
|
4943975 |
Kurihara et al. |
Jul 1990 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
328058 |
Mar 1989 |
|