This disclosure relates generally to a feedforward equalizer used in conjunction with a decision feedback equalizer in a data communications channel. More particularly the present disclosure relates to a feedforward equalizer used in conjunction with a decision feedback equalizer for a gigabit Ethernet transceiver.
A feedforward equalizer is an extremely useful component of a digital signal processor used to shape and otherwise to filter an input signal so as to obtain an output signal with desired characteristics. Feedforward equalizers may be used in such diverse fields as Ethernet transceivers, read circuits for disk drives, ghost cancellation in broadcast and cable TV transmission, channel equalization for communication in magnetic recording, echo cancellation, estimation/prediction for speech processing, adaptive noise cancellation, etc.
A feedforward equalizer is particularly suited for filtering inter-symbol interference (ISI). To varying degrees, ISI is always present in a data communications system. ISI is the result of the transmission characteristics of the communications channel, i.e., the “channel response,” and, generally speaking, causes neighboring data symbols, in a transmission sequence, to spread out and interfere with one another. If the channel response is bad, or severe, ISI becomes a major impediment to having low error rate communications between two data endpoints. In fact, at higher data rates, i.e., frequencies, the effect of ISI is more severe since there is more high frequency attenuation in the transmission channel. Consequently, current efforts to push transmission speeds higher and higher in the local loop environment must effectively contend with ISI effects on a transmitted data signal to be successful.
Generally speaking, the ISI can be divided into two components, namely precursor and post cursor ISI. Conventionally a feedforward equalizer (FFE) attempts to remove precursor ISI, and decision feedback equalization (DFE) attempts to remove postcursor ISI.
However, in conventional arrangements, the length of the postcursor ISI is rather large, as shown in
A transceiver is provided and includes an equalizer configured to receive an input signal. A control circuit is configured to (i) select a predetermined coefficient, (ii) maintain the predetermined coefficient at a fixed value, and (iii) based on the predetermined coefficient, select first coefficients and second coefficients. The control circuit is configured to, while maintaining the predetermined coefficient at the fixed value and while the equalizer is receiving the input signal, adjust a coefficient of one of (i) the first coefficients, or (ii) the second coefficients. The equalizer includes: first taps configured to, based on the first coefficients, filter the input signal to generate a first filtered signal; a unity tap configured to, based on the predetermined coefficient, filter the first filtered signal to generate a second filtered signal; and second taps configured to, based on the second coefficients, filter the second filtered signal to generate a third filtered signal. An output is configured to transmit the third filtered signal.
A method is provided and includes: receiving an input signal; selecting a predetermined coefficient; maintaining the predetermined coefficient at a fixed value; and based on the predetermined coefficient, selecting first coefficients and second coefficients. While maintaining the predetermined coefficient at the fixed value and while receiving the input signal, adjusting a coefficient of one of (i) the first coefficients, or (ii) the second coefficients. Based on the first coefficients, filter the input signal via first taps to generate a first filtered signal. Based on the predetermined coefficient, filter the first filtered signal via a unity tap to generate a second filtered signal. Based on the second coefficients, filter the second filtered signal via second taps to generate a third filtered signal. The third filtered signal is transmitted.
According to another aspect of the present disclosure, a signal processing apparatus includes an input circuit to receive an input signal. A feedforward equalizer includes a high-pass filter and is responsive to the input circuit. A decision feedback equalizer includes a decision circuit responsive to the feed forward equalizer and a feedback filter responsive to the decision circuit. The decision circuit is responsive to the feedback filter.
According to another aspect of the present disclosure, the high-pass filter has a low cutoff frequency.
According to another aspect of the present disclosure, the high-pass filter has a flat response.
According to another aspect of the present disclosure, the high-pass filter has high attenuation at low frequency.
According to another aspect of the present disclosure, the high-pass filter has high attenuation at low frequencies.
According to another aspect of the present disclosure, the high attenuation is at least 20 db.
According to another aspect of the present disclosure, the high-pass filter includes a first finite impulse response (FIR) filter.
According to another aspect of the present disclosure, the first FIR filter includes M taps to filter precursor intersymbol interference (ISI), one main tap and N taps to filter postcursor ISI.
According to another aspect of the present disclosure, each tap of the first FIR filter has a corresponding coefficient W as follows:
According to another aspect of the present disclosure, the input circuit includes an analog-to-digital converter.
According to another aspect of the present disclosure, the decision circuit includes a threshold circuit.
According to another aspect of the present disclosure, the decision circuit includes a Viterbi detector.
According to another aspect of the present disclosure, a first adaptive control circuit is provided to adapt the M taps for filtering precursor ISI and N taps for filtering.
According to another aspect of the present disclosure, each of the N taps includes a limiter to limit the range of adaptation of the N taps.
According to another aspect of the present disclosure, the first adaptive control circuit is operable only during signal acquisition.
According to another aspect of the present disclosure, the feedback filter includes a second finite impulse response (FIR) filter.
According to another aspect of the present disclosure, a second adaptive control circuit to adapt taps of the second FIR.
According to another aspect of the present disclosure, a signal processing apparatus includes an input means for receiving an input signal. A feedforward equalizer means is provided for feedforward equalizing by high-pass filtering the input signal received by the input means. A decision feedback equalizer means includes a decision means for recovering data from an output of the feedforward equalizer means and a feedback filter means for filtering an output of the decision means. The decision means is responsive to the feedback filter means.
According to another aspect of the present disclosure, the feedforward equalizer means has a low cutoff frequency.
According to another aspect of the present disclosure, the feedforward equalizer means has a flat response.
According to another aspect of the present disclosure, the feedforward equalizer means has high attenuation at low frequency.
According to another aspect of the present disclosure, the feedforward equalizer means has high attenuation at low frequencies.
According to another aspect of the present disclosure, the feedforward equalizer means shortens a length of postcursor inter-symbol interference.
According to another aspect of the present disclosure, the feedforward equalizer means attenuates any DC noise.
According to another aspect of the present disclosure, the feedforward equalizer means attenuates baseline wander.
According to another aspect of the present disclosure, the high attenuation is at least 20 dB.
According to another aspect of the present disclosure, the feedforward equalizer means includes a first finite impulse response (FIR) filter means for filtering the input signal.
According to another aspect of the present disclosure, the first FIR filter means includes M taps for filtering precursor ISI, one main tap and N taps for filtering postcursor ISI.
According to another aspect of the present disclosure, each tap of the first FIR filter means has a corresponding coefficient W as follows:
According to another aspect of the present disclosure, the input means includes an analog-to-digital converter means for converting an analog input signal to a digital signal.
According to another aspect of the present disclosure, the decision means includes a threshold circuit.
According to another aspect of the present disclosure, the decision means includes a Viterbi detector.
According to another aspect of the present disclosure, a first adaptive control means is provided for adapting the M taps for filtering precursor ISI and N taps for filtering.
According to another aspect of the present disclosure, each of the N taps includes a limiting means for limiting the range of adaptation of the N taps.
According to another aspect of the present disclosure, the first adaptive control means is operable only during signal acquisition.
According to another aspect of the present disclosure, the feedback filter means includes a second finite impulse response (FIR) filter means for filtering the output of the decision means.
According to another aspect of the present disclosure, a second adaptive control means is provided for adapting taps of the second FIR means.
Other objects and advantages of the present disclosure will become apparent to those skilled in the art upon reading the following detailed description of embodiments, in conjunction with the accompanying drawings, wherein like reference numerals have been used to designate like elements, and wherein:
Various implementations will now be described with reference to a feedforward equalizer used in an Ethernet transceiver device. The feedforward equalizer (FFE) may be embodied in an Integrated Circuit disposed between a digital interface and an RJ45 analog jack. The Integrated Circuit may be installed inside a PC on the network interface card or the motherboard, or may be installed inside a network switch or router. However, other embodiments include applications in read circuits for disk drives, ghost cancellation in broadcast and cable TV transmission, channel equalization for communication in magnetic recording, echo cancellation, estimation/prediction for speech processing, adaptive noise cancellation, etc. All such embodiments are included within the scope of the appended claims.
Moreover, while implementations will be described with respect to the functional elements of the FFE, a person of ordinary skill in the art will be able to embody such functions in discrete digital or analog circuitry, or as software executed by a general purpose processor (e.g., a CPU) or digital signal processor.
A functional block diagram of an Ethernet transceiver incorporating the FFE according to the present disclosure is depicted in
A 125 MHz, 250 Mbps digital input signal from a PC is PCS-encoded in a PCS encoder 2 and is then supplied to a D/A converter 4 for transmission to the Ethernet cable 6. The PCS-encoded signal is also supplied to a NEXT (Near End Transmitter) noise canceller 8 and to adaptive echo canceller 10.
Signals from the Ethernet cable 6 are received at adder 14 and added with correction signals supplied from baseline wander correction block 12 (which corrects for DC offset). The added signals are then converted to digital signals in the A/D converter 16, as controlled by timing and phase-lock-loop block 18. The digital signals from A/D converter 16 are supplied to delay adjustment block 20, which synchronizes the signals in accordance with the four parallel Ethernet channels. The delay-adjusted digital signals are then added with the echo-canceled signals and the NEXT-canceled signals in adder 22.
The added signals are supplied to a Feed Forward Equalizer filter 24 which filters the signal prior to DFE, or, more specifically, Viterbi trellis decoding in decoder 26. After Viterbi decoding, the output signal is supplied to PCS decoder 28, after which the PCS-decoded signal is supplied to the PC.
The decoder 26 also supplies output signals to a plurality of adaptation blocks schematically depicted at 30 in
Reference is now made to
Referring now to
The selection of the coefficients W is critical in providing the response defined in
As will be appreciated by one of ordinary skill in the art, the values discussed above may be proportionately varied to still achieve very similar and acceptable responses.
While implementations have been described in conjunction with several specific embodiments, it is evident to those skilled in the art that many further alternatives, modifications and variations will be apparent in light of the foregoing description. Thus, the disclosure described herein is intended to embrace all such alternatives, modifications, applications and variations as may fall within the spirit and scope of the appended claims.
This present disclosure is a continuation of U.S. application Ser. No. 12/283,664 (now U.S. Pat. No. 8,315,301), filed on Sep. 15, 2008, which is a continuation of U.S. application Ser. No. 11/011,178 (now U.S. Pat. No. 7,426,236), filed on Dec. 15, 2004, which is a continuation of U.S. application Ser. No. 09/644,532 (now U.S. Pat. No. 6,870,881), filed on Aug. 24, 2000.
| Number | Name | Date | Kind |
|---|---|---|---|
| 5117291 | Fadavi-Ardekani et al. | May 1992 | A |
| RE34206 | Sayar | Mar 1993 | E |
| 5327460 | Batruni | Jul 1994 | A |
| 5345476 | Tsujimoto | Sep 1994 | A |
| 5367540 | Kakuishi et al. | Nov 1994 | A |
| 5414733 | Turner | May 1995 | A |
| 5513216 | Gadot et al. | Apr 1996 | A |
| 5553014 | De Leon et al. | Sep 1996 | A |
| 5561687 | Turner | Oct 1996 | A |
| 5581585 | Takatori et al. | Dec 1996 | A |
| 5604769 | Wang | Feb 1997 | A |
| 5617450 | Kakuishi et al. | Apr 1997 | A |
| 5748674 | Lim | May 1998 | A |
| 5793801 | Fertner | Aug 1998 | A |
| 6055269 | Drost et al. | Apr 2000 | A |
| 6115418 | Raghavan | Sep 2000 | A |
| 6144697 | Gelfand et al. | Nov 2000 | A |
| 6178198 | Samueli et al. | Jan 2001 | B1 |
| 6252904 | Agazzi et al. | Jun 2001 | B1 |
| 6363129 | Agazzi | Mar 2002 | B1 |
| 6459730 | Samueli et al. | Oct 2002 | B1 |
| 6665308 | Rakib et al. | Dec 2003 | B1 |
| 6775529 | Roo | Aug 2004 | B1 |
| 6870881 | He | Mar 2005 | B1 |
| 7167516 | He | Jan 2007 | B1 |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 13252098 | Oct 2011 | US |
| Child | 13682154 | US | |
| Parent | 12283664 | Sep 2008 | US |
| Child | 13252098 | US | |
| Parent | 11011178 | Dec 2004 | US |
| Child | 12283664 | US | |
| Parent | 09644532 | Aug 2000 | US |
| Child | 11011178 | US |