Claims
- 1. In a clock circuit having a duplex optoelectronic display driven by a low voltage integrated circuit having positive and negative voltage input terminals, the duplex display having a first terminal connected to a first common cathode thereof and a second terminal connected to a second common cathode thereof for energizing the display, a transformerless power supply circuit comprising
- (a) means for connecting the circuit to an AC source,
- (b) means for reducing the AC input voltage to a level usable by the integrated circuit,
- (c) means for applying a reference voltage to the integrated circuit and the display second terminal,
- (d) circuit means connected to the means for reducing the AC voltage, the integrated circuit voltage input terminals and the first and second terminals of the duplex display for driving the positive input terminal of the integrated circuit alternately between a first voltage and a reference voltage while synchronously driving the display first terminal between said first voltage and a voltage of equal amplitude and opposite polarity.
- 2. The circuit of claim 1, wherein the means for reducing the AC input voltage comprises a reactive impedance.
- 3. The circuit of claim 2, wherein the reactive impedance comprises a capacitor.
- 4. The circuit of claim 1, wherein the circuit means includes a full-wave bridge rectifier.
- 5. The circuit of claim 1, further comprising regulator circuit means connected between the circuit means and the integrated circuit positive and negative voltage input terminals.
- 6. The circuit of claim 1, further comprising current limiting means connected to the means for connecting the circuit to an AC source.
- 7. The circuit of claim 1, further comprising an electrical load across the integrated circuit positive and negative input terminals.
- 8. The circuit of claim 7, wherein the load is a radio.
- 9. The circuit of claim 7, wherein the load is a relay coil.
- 10. The circuit of claim 7, further comprising means for switching the load into and out of circuit.
- 11. The circuit of claim 1, further comprising means in electrical series with the AC input reducing means for selectably energizing and de-energizing an electrical load.
- 12. The circuit of claim 11, wherein the means for selectably energizing and de-energizing an electrical load comprises a relay.
- 13. The circuit of claim 12, further comprising means for actuating the relay, comprising first switch means for controlling the flow of actuation current to the relay and second switch means selectably operable to control the state of the first switch means.
- 14. In a clock circuit having a duplex optoelectronic display driven by a low voltage integrated circuit having positive and negative voltage input terminals and an AC synchronizing input, the duplex display having a first terminal connected to a first common cathode thereof and a second terminal connected to a second common cathode thereof for energizing the display, a transformerless power supply and display energizing circuit comprising:
- (a) means for connecting the circuit to an AC source;
- (b) means for reducing the AC input voltage to a level usable by the integrated circuit,
- (c) means for applying a reference voltage to the AC synchronizing input of the integrated circuit and the display second terminal,
- (d) circuit means connected to the means for reducing the AC voltage, the integrated circuit voltage input terminals and the first and second terminals of the duplex display for generating synchronous DC level-shifted pulse trains, a first one of the pulse trains alternating between a positive voltage and the reference voltage and being the first input to the positive voltage input terminal and a second one of the pulse trains alternating between the reference voltage and a negative voltage and being the input to the negative voltage input terminal, for supplying voltage to the integrated circuit while driving the display first terminal between the positive and negative voltges synchronously with the pulse trains.
- 15. The circuit of claim 14, wherein the amplitudes of the first and second pulse trains relative to the reference voltage are equal.
- 16. The circuit of claim 14, wherein the means for reducing the AC input voltage comprises a reactive impedance.
- 17. The circuit of claim 14, where the circuit means includes a full-wave bridge rectifier.
- 18. The circuit of claim 14, further comprising regulator circuit means connected between the circuit means and the integrated circuit positive and negative voltage input terminals.
- 19. The circuit of claim 14, further comprising current limiting means connected to the means for connecting the circuit to an AC source.
- 20. The circuit of claim 14, further comprising an electrical load across the integrated circuit positive and negative input terminals.
- 21. The circuit of claim 20, wherein the load is a radio.
- 22. The circuit of claim 20, wherein the load is a relay coil.
- 23. The circuit of claim 20, further comprising means for switching the load into and out of circuit.
- 24. The circuit of claim 14, further comprising means in electrical series with the AC input reducing means for selectably energizing and de-energizing an electrical load.
- 25. The circuit of claim 24, wherein the means for selectably energizing and de-energizing an electrical load comprises a relay.
- 26. The circuit of claim 25, further comprising means for actuating the relay, comprising first switch means for controlling the flow of actuation current to the relay and second switch means selectably operable to control the state of the first switch means.
- 27. In a clock circuit having a duplex optoelectronic display driven by a low voltage integrated circuit having positive and negative voltage input terminals and an AC synchronizing input, the duplex display having a first terminal connected to a first common cathode thereof and a second terminal connected to a second common cathode thereof for energizing the display, a transformerless power supply and display energizing circuit comprising:
- (a) means for connecting the circuit to an AC source;
- (b) reactive impedance means for reducing the AC input voltage to a level usable by the integrated circuit;
- (c) bridge rectifier means connected to the reactive impedance means,
- (d) voltage regulator means connected to the bridge rectifier means;
- (e) the voltage regulator means being connected to the positive and negative voltage input terminals of the integrated circuit;
- (f) the first display terminal being connected to the reactive impedance means and the bridge rectifier means, and
- (g) the second display terminal and the AC synchronizing input of the integrated circuit being connected to a reference voltage.
- 28. The circuit of claim 27, further comprising an electrical load across the integrated circuit positive and negative terminals.
- 29. The circuit of claim 28, wherein the load is a radio.
- 30. The circuit of claim 28, wherein the load is a relay coil.
- 31. The circuit of claim 28, further comprising means for switching the load into and out of circuit.
- 32. The circuit of claim 27, further comprising means in electrical series with the reactive impedence means for selectably energizing and de-energizing an electrical load.
- 33. The circuit of claim 32, wherein the means for selectably energizing and de-energizing an electrical load comprises a relay.
- 34. The circuit of claim 33, further comprising means for actuating the relay, comprising first switch means for controlling the flow of actuation current to the relay and second switch means selectably operable to control the state of the first switch means.
Parent Case Info
This is a continuation-in-part of co-pending application Ser. No. 881,862 filed on July 8, 1986, now abandoned.
US Referenced Citations (5)
Non-Patent Literature Citations (1)
Entry |
TMS 3450NL LED Duplex Digital Radio Clock Integrated Circuit, pp. 143-156, date unknown. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
881862 |
Jul 1986 |
|