1. Field of the Invention
The current invention relates to communication networks capable of transmitting electrical power along with data, and more particularly, to systems and methods for the provision of electrical power in Power-over-Ethernet (PoE) systems.
2. Description of the Related Art
A Power-over-Ethernet system is an Ethernet network capable of transmitting both data and electrical power over twisted pair wires, such as category 5 cables. Ethernet is currently defined by the IEEE 802.3 standard, and PoE is currently defined by the IEEE 802.3af standard, both of which are incorporated herein by reference. Using PoE allows for the convenient delivery of electrical power to Ethernet client devices, such as Internet telephones or cameras, that may otherwise require more cumbersome powering arrangements in order to operate. PoE allows for the delivery of electrical power using the same cables that deliver Ethernet data.
Power supply 105 provides a 48V DC signal to PSE module 104. PSE module 104 contains the PSE control circuitry and provides a 48V DC differential signal to the spare pairs of cable 108, in particular, a 48V DC signal to wires 7 and 8 of cable 108, and a ground signal to wires 4 and 5 of cable 108. These polarities may also be reversed without departing from the PoE standard. If PSE module 104 were providing power using Alternative A (not shown), then PSE module 104 would provide a 48V DC differential signal to the data pairs of cable 108. PHY module 103 is powered by power supply 106, which provides 2.5V DC. PHY module 103 functions as the physical layer interface between signals provided to/from RJ45 interface 107 and signals provided via path 103a. Path 103a provides a connection via a 4-pin serial Gigabit medium-independent interface (SGMII) to and from a device at a network layer higher than the physical layer, such as an Ethernet media access controller (MAC) (not shown). RJ45 interface 107 uses center-tapped transformers to allow the transmission of power from PSE module 104 and/or data to/from PHY module 103, while simultaneously maintaining electrical isolation across RJ45 interface 107.
Cable 108 transmits electrical power and data from PSE device 101 to PD device 102, as well as data from PD device 102 to PSE device 101. RJ45 interface 113, like RJ45 interface 107, uses center-tapped transformers, such as transformer 114, to allow the transmission of power while simultaneously maintaining electrical isolation across RJ45 interface 113. The signals on the spare pairs have a data component if, for example, PoE system 100 uses Gigabit Ethernet. The data component of a signal on a wire pair is transmitted through RJ45 interface 113 to/from PHY module 110, which transforms the data for/from transmission via 4-pin SGMII path 110a.
The DC signal component of the signal on the spare pairs goes to bridge circuit 111, which ensures that regardless of the polarity of the voltage on the spare pairs, the polarity of the voltage output by bridge circuit 111 is the same, i.e., that signal 111p provides the higher voltage (e.g., 48V) and signal 111m provides the lower voltage (e.g., ground). Signals 111p and 111m are provided to PD module 109 via PoE signature circuit 112. PoE signature circuit 112 contains circuitry used in performing PD signature functions such as detection and optional classification. If signature circuit 112, or its equivalent, is not present, and if PSE device 101 polls PD device 102, then no PD is detected, and PSE module 104 does not provide power. Optional classification indicates to PSE device 101 the expected power consumption of PD device 102 so that PSE module 104 can appropriately manage power requirements.
PD module 109 receives signals 111p and 111m and uses them to provide power to PHY module 110 as well as to other components of PD device 102 (not shown), while keeping PITY module 110 and the other components electrically isolated from DC signals 111p and 111m. PHY module 110 of PSE device 102 functions in substantially the same way as PITY module 103 of PSE device 101. In particular, PITY module 110 functions as the physical layer interface between signals provided to/from RJ45 interface 113 and signals provided via path 110a. Path 110a is a connection to an Ethernet MAC (not shown) via a 4-pin SGMII interface.
In one embodiment, the invention is an apparatus comprising a first physical layer interface device, a cable interface, and at least one capacitor located in a signal path between the cable and the communication device. The first physical layer interface device is adapted to interface between a communication device and the cable, which is further adapted to interface with a second physical layer interface device, wherein the cable comprises one or more wire pairs, wherein each wire pair has a first wire and a second wire. The cable interface is adapted to connect between the first physical layer interface device and the cable. The cable interface comprises one or more DC signal devices, each having first and second inputs and an output, wherein the first and second wires of at least one wire pair are connected to the first and second inputs, respectively, of a corresponding DC signal device. Each DC signal device is adapted to extract or inject a DC component of a signal on the corresponding wire pair.
Other aspects, features, and advantages of the present invention will become more fully apparent from the following detailed description, the appended claims, and the accompanying drawings in which like reference numerals identify similar or identical elements.
In one embodiment of the present invention, the transformers of RJ45 interface 113 in PD device 102 of
PD device 202 comprises PHY module 210, PD module 209, bridge circuit 211, signature circuit 212, and RJ45 interface 213. PHY module 210, PD module 209, bridge circuit 211, and signature circuit 212 function in substantially the same way as the corresponding components of PD device 102 of
Each wire pair is also intersected by a pair of capacitors, preferably high-voltage capacitors, such as ceramic chip capacitors, located between a corresponding DC extraction device and PHY module 210. The capacitors provide electrical isolation. Wires 4 and 5, for example, are intersected by capacitors 217 and 218, respectively. Together, DC signal extraction device 215 and capacitors 217 and 218 in PoE system 200 perform substantially the same functions as transformer 114 in PoE system 100. Those functions are extracting the DC signal, if any, in wire pair 4/5 for provision to bridge circuit 211, and transmitting the data signal, if any, in wire pair 4/5 to PHY module 210, while providing electrical isolation between cable 208 and PHY module 210. Each of the other wire pairs in RJ45 interface 213 is similarly connected to a DC signal extraction device and is intersected by a pair of capacitors located between the DC signal extraction device and PITY module 210.
PD device 302 comprises PHY module 310, PD module 309, bridge circuit 311, signature circuit 312, RJ45 interface 313, Ethernet MAC 319, and isolation module 320. PHY module 310, PD module 309, bridge circuit 311, and signature circuit 312 function in substantially the same way as the corresponding components of PD devices 102 of
RJ interface 413 comprises DC signal extraction devices 415, 425, 426, and 416, wherein each is similar to DC signal extraction devices 215 of
PHY module 410 is similar in form and function to PHY modules 110 of
In DC signal extraction device 501, DC power comes through inductors 502 and 503 unimpeded, while their inductance blocks the AC waveform, i.e., the data, similar to the way that the inductance of a conventional center-tapped transformer conducts DC and blocks AC. DC signal extraction device 501, which uses two serially-connected inductors, may be less costly than a corresponding transformer, which uses two magnetically-coupled inductors.
Input 601a is connected to a first end of resistor 604 and to the collector node of transistor 607. A second end of resistor 604 is connected to (i) a first end of resistor 605, (ii) a first end of capacitor 606, and (iii) the base node of transistor 607. A second end of resistor 605 is connected to (i) output 601c, (ii) a second end of capacitor 606, (iii) the emitter node of transistor 607, (iv) a second end of resistor 609, (v) a second end of capacitor 610, and (vi) the emitter node of transistor 611. A first end of resistor 609 is connected to (i) a second end of resistor 608, (ii) a first end of capacitor 610, and (iii) the base node of transistor 611. Input 601b is connected to a first end of resistor 608 and to the collector node of transistor 611. DC signal extraction device 601 may be implemented as an integrated circuit (IC) or part of an IC, and may thus be less costly than a corresponding transformer.
In DC signal extraction device 601, transistors 607 and 611 are used to provide a low-impedance DC path to output 601c whereby power is extracted from the wire pair, via inputs 601a and 601b, for use by a PD device. Resistor ratios for resistors 604, 605, 608, and 609 are chosen which set the bias points of transistors 607 and 611 to provide acceptable DC losses while providing a sufficiently high cable termination impedance, at the data rate, for the PD application(s) of interest. Capacitors 606 and 610 are tuned to reject control from data signals on the wire pair and to respond at a rate of change commensurate with the power characteristics of the PD device.
In the same or another alternative embodiment, the transformers of RJ45 interface 207 in PSE device 201 of
Embodiments of the present invention have been described as employing SGMII interfaces between PITY modules and MAC devices. However, any suitable serial interface may be used. Embodiments of the present invention have been described as employing RJ45 interfaces, however any suitable cable interfaces may be used. Embodiments of the present invention have been described as employing bipolar junction transistors, however any suitable transistors or transistor-like devices may be used.
The present invention may be implemented as circuit-based processes, including possible implementation as a single integrated circuit (such as an ASIC or an FPGA), a multi-chip module, a single card, or a multi-card circuit pack. As would be apparent to one skilled in the art, various functions of circuit elements may also be implemented as processing blocks in a software program. Such software may be employed in, for example, a digital signal processor, micro-controller, or general-purpose computer.
The present invention can be embodied in the form of methods and apparatuses for practicing those methods. The present invention can also be embodied in the form of program code embodied in tangible media, such as magnetic recording media, optical recording media, solid state memory, floppy diskettes, CD-ROMs, hard drives, or any other machine-readable storage medium, wherein, when the program code is loaded into and executed by a machine, such as a computer, the machine becomes an apparatus for practicing the invention. The present invention can also be embodied in the form of program code, for example, whether stored in a storage medium, loaded into and/or executed by a machine, or transmitted over some transmission medium or carrier, such as over electrical wiring or cabling, through fiber optics, or via electromagnetic radiation, wherein, when the program code is loaded into and executed by a machine, such as a computer, the machine becomes an apparatus for practicing the invention. When implemented on a general-purpose processor, the program code segments combine with the processor to provide a unique device that operates analogously to specific logic circuits.
Unless explicitly stated otherwise, each numerical value and range should be interpreted as being approximate as if the word “about” or “approximately” preceded the value of the value or range. As used in this application, unless otherwise explicitly indicated, the term “connected” is intended to cover both direct and indirect connections between elements.
It will be further understood that various changes in the details, materials, and arrangements of the parts which have been described and illustrated in order to explain the nature of this invention may be made by those skilled in the art without departing from the scope of the invention as expressed in the following claims.
The use of figure numbers and/or figure reference labels in the claims is intended to identify one or more possible embodiments of the claimed subject matter in order to facilitate the interpretation of the claims. Such use is not to be construed as necessarily limiting the scope of those claims to the embodiments shown in the corresponding figures.
Although the elements in the following method claims, if any, are recited in a particular sequence with corresponding labeling, unless the claim recitations otherwise imply a particular sequence for implementing some or all of those elements, those elements are not necessarily intended to be limited to being implemented in that particular sequence. Likewise, additional steps may be included in such methods, and certain steps may be omitted or combined, in methods consistent with various embodiments of the present invention.
Reference herein to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment can be included in at least one embodiment of the invention. The appearances of the phrase “in one embodiment” in various places in the specification are not necessarily all referring to the same embodiment, nor are separate or alternative embodiments necessarily mutually exclusive of other embodiments. The same applies to the term “implementation.”
This application claims the benefit of the filing date of U.S. provisional application No. 60/691,133, filed on Jun. 16, 2005, the teachings of which are incorporated herein by reference.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/US2006/023786 | 6/16/2006 | WO | 00 | 12/12/2007 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2006/138713 | 12/28/2006 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4004104 | Picandet et al. | Jan 1977 | A |
4761702 | Pinard | Aug 1988 | A |
5138543 | Harm et al. | Aug 1992 | A |
5305192 | Bonte et al. | Apr 1994 | A |
5402329 | Wittenbreder | Mar 1995 | A |
5461303 | Leman et al. | Oct 1995 | A |
5757625 | Schoofs | May 1998 | A |
5789959 | Dielacher et al. | Aug 1998 | A |
5991172 | Jovanovic et al. | Nov 1999 | A |
6343026 | Perry | Jan 2002 | B1 |
6640308 | Keyghobad et al. | Oct 2003 | B1 |
6650070 | Hudson et al. | Nov 2003 | B1 |
6958920 | Mednik et al. | Oct 2005 | B2 |
6967472 | Balakrishnan et al. | Nov 2005 | B2 |
6972969 | Shteynberg et al. | Dec 2005 | B1 |
6977824 | Yang et al. | Dec 2005 | B1 |
6995991 | Yang et al. | Feb 2006 | B1 |
7054170 | Yang et al. | May 2006 | B2 |
7057907 | Oh | Jun 2006 | B2 |
7061780 | Yang et al. | Jun 2006 | B2 |
7142437 | Park | Nov 2006 | B2 |
7196503 | Wood et al. | Mar 2007 | B2 |
7259972 | Yang | Aug 2007 | B2 |
7280376 | McDonald et al. | Oct 2007 | B2 |
7307390 | Huynh et al. | Dec 2007 | B2 |
7362593 | Yang et al. | Apr 2008 | B2 |
7471522 | Ng et al. | Dec 2008 | B2 |
7471531 | Blaha et al. | Dec 2008 | B2 |
7486528 | Yang | Feb 2009 | B2 |
20030080723 | Chen et al. | May 2003 | A1 |
20050169017 | Muegge et al. | Aug 2005 | A1 |
20050285587 | Yang et al. | Dec 2005 | A1 |
20060002155 | Shteynberg et al. | Jan 2006 | A1 |
20060034102 | Yang et al. | Feb 2006 | A1 |
20060056204 | Yang et al. | Mar 2006 | A1 |
20060117089 | Karam | Jun 2006 | A1 |
20060245449 | Neuhaus | Nov 2006 | A1 |
20070019445 | Blaha et al. | Jan 2007 | A1 |
20070024213 | Shteynberg et al. | Feb 2007 | A1 |
20070070664 | Chen | Mar 2007 | A1 |
20080049459 | Blaha et al. | Feb 2008 | A1 |
20080071260 | Shores | Mar 2008 | A1 |
20080192514 | Zhou et al. | Aug 2008 | A1 |
20080238447 | de la Torre Vega et al. | Oct 2008 | A1 |
Number | Date | Country |
---|---|---|
103 32 841 | Feb 2005 | DE |
2001203085 | Jul 2001 | JP |
WO 2004034284 | Apr 2004 | WO |
WO 2004107602 | Dec 2004 | WO |
Number | Date | Country | |
---|---|---|---|
20100218003 A1 | Aug 2010 | US |
Number | Date | Country | |
---|---|---|---|
60691133 | Jun 2005 | US |