Claims
- 1. A transimpendance amplifier comprising:
a multistage amplifier comprising differential output terminals and a single ended input terminal to receive an input signal from a photodiode; and a transistor comprising a gate terminal coupled to one of the differential output terminals, and one of a source terminal and a drain terminal coupled to the single ended input terminal.
- 2. The transimpedance amplifier of claim 1, wherein the multistage amplifier comprises an input impedance substantially matching an impedance of the photodiode.
- 3. The transimpedance amplifier of claim 2, wherein the transistor is selected to maintain an input voltage at the single ended input terminal to maintain a set or predetermined transconductance between the single ended input terminal and the differential output terminals.
- 4. The transimpedance amplifier of claim 2, wherein the transimpedance amplifier further comprises a resistor coupled between the single ended input terminal and the one of a source terminal and drain terminal of the transistor, and wherein the resistor comprises a resistance selected to maintain an input voltage at the single ended input to maintain a set or predetermined transconductance between the single ended input terminal and the differential output terminals.
- 5. A transimpendance amplifier comprising:
a multistage amplifier comprising differential output terminals and a single ended input terminal to receive an input signal from a photodiode, the multistage amplifier comprising an input impedance substantially matched to an impedance of the photodiode; and a feedback circuit coupled between the single ended input terminal and a differential output terminal to maintain an input voltage at the single ended input terminal to substantially maintain a set or predetermined transconductance between the single ended input terminal and the differential output terminals.
- 6. The transimpedance amplifier of claim 5, wherein the input impedance comprises a capacitive impedance that is substantially proportional to an input width of an input transistor of the multistage amplifier.
- 7. The transimpedance amplifier of claim 6, wherein the input transistor comprises a transconductance that is substantially proportional to the input width.
- 8. The transimpedance amplifier of claim 5, wherein the feedback circuit comprises a source follower circuit.
- 9. The transimpedance amplifier of claim 6, wherein the transimpedance amplifier is formed in a complementary metal oxide semiconductor device.
- 10. A system comprising:
a photodiode; a transimpedance amplifier coupled to the photodiode to provide a differential output signal; a data recovery circuit to provide a serial data signal in response to the differential output signal; a deserializer to provide a parallel data signal in response to the serial data signal, wherein the transimpedance amplifier comprises:
a multistage amplifier comprising a single ended input terminal to receive an input signal from the photodiode and differential output terminals to provide the differential output signal; and a transistor comprising a gate terminal coupled to one of the differential output terminals, and one of a source terminal and a drain terminal coupled to the single ended input terminal.
- 11. The system of claim 10, the system further comprising a SONET framer to receive the parallel data signal.
- 12. The system of claim 11, wherein the system further comprises a switch fabric coupled to the SONET framer.
- 13. The system of claim 10, the system further comprising an Ethernet MAC to receive the parallel data signal at a media independent interface.
- 14. The system of claim 13, wherein the system further comprises a multiplexed data bus coupled to the Ethernet MAC.
- 15. The system of claim 13, wherein the system further comprises a switch fabric coupled to the Ethernet MAC.
- 16. The system of claim 10, wherein the multistage amplifier comprises an input impedance substantially matching an impedance of the photodiode.
- 17. The system of claim 16, wherein the transistor is selected to maintain an input voltage at the single ended input terminal to maintain a set or predetermined transconductance between the single ended input terminal and the differential output terminals.
- 18. The transimpedance amplifier of claim 16, wherein the transimpedance amplifier further comprises a resistor coupled between the single ended input terminal and the one of a source terminal and drain terminal of the transistor, and wherein the resistor comprises a resistance selected to maintain an input voltage at the single ended input to maintain a set or predetermined transconductance between the single ended input terminal and the differential output terminals.
- 19. A system comprising:
a photodiode; a transimpedance amplifier coupled to the photodiode to provide a differential output signal; a data recovery circuit to provide a serial data signal in response to the differential output signal; and a deserializer to provide a parallel data signal in response to the serial data signal, wherein the transimpedance amplifier comprises: a multistage amplifier comprising differential output terminals and a single ended input terminal to receive an input signal from the photodiode, the multistage amplifier comprising an input impedance substantially matched to an impedance of the photodiode; and a feedback circuit coupled between the single ended input terminal and a differential output terminal to maintain an input voltage at the single ended input terminal to substantially maintain a set or predetermined transconductance between the single ended input terminal and the differential output terminals.
- 20. The system of claim 19, the system further comprising a SONET framer to provide the parallel data signal.
- 21. The system of claim 20, wherein the system further comprises a switch fabric coupled to the SONET framer.
- 22. The system of claim 19, the system further comprising an Ethernet MAC to provide the parallel data signal at a media independent interface.
- 23. The system of claim 22, wherein the system further comprises a multiplexed data bus coupled to the Ethernet MAC.
- 24. The system of claim 22, wherein the system further comprises a switch fabric coupled to the Ethernet MAC.
- 25. The system of claim 19, wherein the input impedance comprises a capacitive impedance that is substantially proportional to an input width of an input transistor of the multistage amplifier.
- 26. The system of claim 25, wherein the input transistor comprises a transconductance that is substantially proportional to the input width.
- 27. The system of claim 19, wherein the feedback circuit comprises a source follower circuit.
- 28. A method comprising:
receiving an input signal from a photodiode at a single ended input terminal of a multistage amplifier; providing a voltage of a pair of differential output terminal of the multistage amplifier to a gate terminal of a transistor; and providing to the single ended input terminal a current from one of a source terminal and a drain terminal of the transistor.
- 29. The method of claim 28, wherein the multistage amplifier comprises an input impedance substantially matching an impedance of the photodiode.
- 30. The method of claim 29, the method further comprising maintaining an input voltage at the single ended input terminal to maintain a set or predetermined transconductance between the single ended input terminal and the differential output terminals.
- 31. The method of claim 29, the method further comprising coupling a resistance between the transistor and the single ended input terminal to maintain an input voltage at the single ended input to maintain a set or predetermined transconductance between the single ended input terminal and the differential output terminals.
- 32. A method comprising:
receiving an input signal from a photodiode at a single ended input terminal of a multistage amplifier, the multistage amplifier comprising an input impedance substantially matched to an impedance of the photodiode; and maintaining an input voltage at the single ended input terminal to substantially maintain a set or predetermined transconductance between the single ended input terminal and the differential output terminals in response to a voltage at one of the differential output terminals.
- 33. The method of claim 32, wherein the input impedance comprises a capacitive impedance that is substantially proportional to an input width of an input transistor of the multistage amplifier.
- 34. The method of claim 33, wherein the input transistor comprises a transconductance that is substantially proportional to the input width.
Parent Case Info
[0001] The subject matter disclosed herein relates to U.S. patent application Ser. No. 10/074,099, filed on Oct. 11, 2001, U.S. patent application Ser. No. 10/074,397, filed on Feb. 11, 2002, and U.S. patent appl. Ser. No. ______ (Attorney Docket Nos. 042390.P14664, 042390.P14965 and 042390.P14959) filed on (TBD).