Claims
- 1. A high voltage, high current switching circuit comprising:
a first set of series-connected transistors, said first set including a plurality of transistors being capable of switching a high voltage without inducing snapback or breakdown; a second set of series-connected transistors, said second set including one or more transistors capable of switching a high current and connected in parallel with said first set of series-connected transistors; enabling means coupled to gates of said second set of series-connected transistors, said enabling means causing conduction through said second set of series-connected transistors; and voltage detection means connected to an output of said first and second sets of series-connected transistors, wherein an output of said voltage detection means is coupled to said enabling means.
- 2. The switching circuit of claim 1, wherein said first set of series-connected transistors is comprised of n-channel transistors.
- 3. The switching circuit of claim 1, wherein said second set of series-connected transistors is comprised of one or more p-channel transistors.
- 4. The switching circuit of claim 1, further comprising a charge pump connected to an output of said first and said second set of series-connected transistors.
- 5. The switching circuit of claim 1, wherein an input of said first and said second set of series-connected transistors is a high voltage source that is external to a semiconductor circuit.
- 6. The switching circuit of claim 1, wherein gates of said transistors in said first set of series-connected transistors are biased to increasing voltages such that a voltage difference across said first set of series-connected transistors is shared across each of said series-connected transistors in first set.
- 7. The switching circuit of claim 6, wherein said voltage difference across said first set of series-connected transistors is shared approximately equally across each of said series-connected transistors comprising said first set.
- 8. The switching circuit of claim 7, further comprising a ramp limit to limit a ramp rate of an output of said high voltage switch.
- 9. The switching circuit of claim 1, wherein an output of said switching circuit is supplied to a non-volatile memory.
- 10. A high voltage switching circuit, comprising:
a plurality of series-connected transistors, each of said series-connected transistors having a gate biased to an increasing voltage such that a voltage difference across said plurality of series-connected transistors is shared across each of the series-connected transistors; and a switching transistor connected in series with any one of said plurality of series-connected transistors wherein a high voltage can be switched without snapback or breakdown.
- 11. The high voltage switching circuit of claim 10, wherein said voltage difference is shared approximately equally across each of said series-connected transistors.
- 12. A high voltage switching circuit, comprising:
a plurality of cross-coupled high voltage inverters, wherein each of said cross-coupled high voltage inverters is comprised of a first plurality of n-channel series-connected transistors and a second plurality of p-channel series-connected transistors, each of said series-connected transistors having a gate biased to an increasing voltage such that a voltage difference across said first or second plurality of series-connected transistors is shared across each of the transistors comprising said plurality; and a switching transistor connected in series with any one of said plurality of series-connected transistors wherein a high voltage can be switched without snapback or breakdown.
- 13. The high voltage switching circuit of claim 12, wherein said voltage difference across said first or second plurality of series-connected transistors is shared approximately equally across each of said series-connected transistors comprising said plurality.
- 14. A method for switching high voltages on a semiconductor circuit comprised of a first set of series-connected transistors, said first set including a plurality of transistors being capable of switching a high voltage without inducing snapback or breakdown, and a second set of series-connected transistors, said second set including one or more transistors capable of switching a high current and connected in parallel with said first set of series-connected transistors, wherein said method comprises the steps of:
charging a load from a high voltage source through said first set of series-connected transistors, whereby a total voltage difference across said first set of series-connected transistors is shared across each of the series-connected transistors comprising said first set; and enabling said second set of series-connected transistors when said total voltage difference is less than a predetermined value to form a high current path through said second set of series-connected transistors.
- 15. The method of claim 14, wherein said first set of series-connected transistors is comprised of n-channel transistors.
- 16. The method of claim 14, wherein said second set of series-connected transistors is comprised of one or more p-channel transistors.
- 17. The method of claim 14, wherein a charge pump is connected to an output of said first and said second set of series-connected transistors.
- 18. The method of claim 14, wherein an input of said first and said second set of series-connected transistors is a high voltage source that is external to a semiconductor circuit.
- 19. The method of claim 14, wherein gates of said transistors in said first set of series-connected transistors are biased to increasing voltages such that a voltage difference across said first set of series-connected transistors is shared across each of the series-connected transistors comprising said first set.
- 20. The method of claim 19, wherein said voltage difference across said first set of series-connected transistors is shared approximately equally across each of the series-connected transistors comprising said first set.
- 21. The method of claim 20, further comprising limiting a ramp rate of an output of said high voltage switch.
- 22. The method of claim 14, further comprising supplying a voltage to a non-volatile memory.
- 23. The method of claim 14, wherein said predetermined value of said total voltage difference is approximately equal to a drain to source voltage required to induce snapback.
- 24. A voltage limiting circuit, comprising:
a plurality of series-connected transistors, each of said series-connected transistors having a gate biased to increasing voltages such that a voltage difference across said plurality of series-connected transistors is shared across each of said series-connected transistors.
- 25. The voltage limiting circuit of claim 24, wherein said voltage difference across said series-connected transistors is shared approximately equally across each of said series-connected transistors.
- 26. A method for avoiding snapback on a semiconductor circuit comprised of a plurality of series-connected transistors, said method comprising the step of:
biasing a gate of each of said series-connected transistors with increasing voltages such that a voltage difference across said plurality of series-connected transistors is shared across each of said series-connected transistors.
- 27. The method of claim 26, wherein said voltage difference across said series-connected transistors is shared approximately equally across each of said series-connected transistors.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/436,702, filed Dec. 27, 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60436702 |
Dec 2002 |
US |