Claims
- 1. A field effect transistor, comprising:
a channel layer comprising a substantially insulating, substantially transparent, material selected from ZnO or SnO2; a gate insulator layer comprising a substantially transparent material and being located adjacent to the channel layer so as to define a channel layer/gate insulator layer interface; a source that can inject electrons into the channel layer for accumulation at the channel layer/gate insulator layer interface; and a drain that can extract electrons from the channel layer; wherein the field effect transistor is configured for enhancement-mode operation.
- 2. The transistor according to claim 1, wherein the channel layer/gate insulator layer interface defines an electron conducting channel between the source and the drain.
- 3. The transistor according to claim 1, wherein the field effect transistor comprises a thin film transistor.
- 4. The transistor according to claim 1, wherein the channel layer material is a different material from the gate insulator layer material.
- 5. The transistor according to claim 1, wherein the transistor is a surface-channel transistor.
- 6. The transistor according to claim 1, further comprising a gate electrode and a substrate, and wherein the source, drain, gate electrode, and substrate are each made from a substantially transparent material.
- 7. The transistor according to claim 1, further comprising a gate electrode and a substrate, and wherein at least one of the source, drain, gate electrode, or substrate is made from an opaque material.
- 8. The transistor according to claim 1, wherein the gate insulator layer comprises Al2O3/TiO2.
- 9. The transistor according to claim 6, wherein the gate insulator layer comprises Al2O3/TiO2 or Al2O3; the source, drain, and gate electrode each comprise indium-tin oxide; and the substrate comprises glass.
- 10. The transistor according to claim 1, wherein the channel layer/gate insulator layer interface defines a discrete material boundary.
- 11. The transistor according to claim 1, wherein the field effect transistor exhibits an optical transmission through the field effect transistor of at least about 50% in the visible portion of the electromagnetic spectrum.
- 12. The transistor according to claim 11, wherein the optical transmission is at least about 90% in the visible portion of the electromagnetic spectrum.
- 13. The transistor according to claim 1, wherein the channel layer is not ion implanted.
- 14. The transistor according to claim 1, wherein the channel layer comprises undoped ZnO.
- 15. The transistor according to claim 1, wherein at least one of the source and the drain comprises a material selected from indium-tin oxide, LaB6, or ZnO:Al.
- 16. The transistor according to claim 1, wherein the channel layer material exhibits a bandgap of less than about 5 eV.
- 17. The transistor according to claim 1, wherein the ZnO or SnO2 has a reduced oxygen vacancy concentration.
- 18. A field effect transistor, comprising:
a channel layer comprising a substantially transparent material selected from substantially insulating ZnO or substantially insulating SnO2, the substantially insulating ZnO or substantially insulating SnO2 being produced by annealing; a gate insulator layer located adjacent to the channel layer; a source; a drain; and a gate electrode; wherein the field effect transistor is configured for enhancement-mode operation.
- 19. The transistor according to claim 18, wherein the gate insulator layer comprises a substantially transparent material.
- 20. The transistor according to claim 19, wherein the gate insulator layer comprises Al2O3/TiO2.
- 21. The transistor according to claim 18, further comprising a substrate, wherein the source, drain, gate electrode, and substrate are each made from a substantially transparent material.
- 22. The transistor according to claim 18, further comprising a substrate, and wherein at least one of the source, drain, gate electrode, or substrate is made from an opaque material.
- 23. The transistor according to claim 18, wherein the field effect transistor comprises a thin film transistor.
- 24. The transistor according to claim 18, wherein the channel layer comprises insulating ZnO fabricated by annealing a ZnO film for about 1 to about 5 minutes at a temperature of about 300 to about 1000° C. in a substantially oxidative or inert atmosphere.
- 25. The transistor according to claim 24, wherein the gate insulator layer comprises Al2O3/TiO2 or Al2O3; the source, drain, and gate electrode each comprise indium-tin oxide; and the substrate comprises glass.
- 26. The transistor according to claim 18, wherein the channel layer is interposed between the gate insulator layer and the source and drain.
- 27. The transistor according to claim 18, wherein the channel layer and the gate electrode are disposed, respectively, on opposing surfaces of the gate insulator layer.
- 28. The transistor according to claim 18, wherein the channel layer is not ion implanted.
- 29. The transistor according to claim 18, wherein the channel layer comprises undoped ZnO.
- 30. The transistor according to claim 18, wherein at least one of the source and the drain comprises a material selected from indium-tin oxide, LaB6, or ZnO:Al.
- 31. The transistor according to claim 18, wherein the channel layer material exhibits a bandgap of less than about 5 eV.
- 32. The transistor according to claim 18, wherein the channel layer is not interposed between the gate insulator layer and the source and drain.
- 33. The transistor according to claim 18, further comprising a substrate, and wherein the gate electrode is disposed adjacent to the substrate.
- 34. The transistor according to claim 18, wherein the annealed ZnO or SnO2 has a lower oxygen vacancy concentration relative to ZnO or SnO2 that has not been annealed.
- 35. A thin film transistor comprising:
a discrete channel layer comprising an inorganic, substantially insulating material; and a gate insulator layer located adjacent to the channel layer, wherein the combined channel layer and gate insulator layer construct exhibits an optical transmission through the construct of at least about 90% in the visible portion of the electromagnetic spectrum, and is configured for enhancement-mode operation.
- 36. The transistor according to claim 35, wherein the combined channel layer and gate insulator layer construct exhibits an optical transmission through the construct of at least about 95% in the visible portion of the electromagnetic spectrum.
- 37. The transistor according to claim 36, wherein the channel layer comprises insulating ZnO.
- 38. A method for operating a field effect transistor, comprising:
providing a field effect transistor that includes (i) a channel layer comprising a substantially insulating, substantially transparent material selected from ZnO or SnO2; (ii) a gate insulator layer located adjacent to the channel layer so as to define a channel layer/gate insulator layer interface (iii) a source; (iv) a drain; and (v) a gate electrode; and applying a positive voltage to the gate electrode to effect a flow of electrons at the channel layer/gate insulator layer interface, wherein in the absence of an applied positive voltage substantially no current flow occurs.
- 39. The method according to claim 38, wherein the gate insulating layer comprises a substantially transparent material.
- 40. The method according to claim 38, wherein the electrons flowing at the channel layer/gate insulator layer interface have an effective mobility of about 0.05 cm2V−1s−1 to about 20 cm2V−1s−1.
- 41. The method according to claim 38, wherein a voltage of about 5 to about 40 V is applied to the gate electrode and the drain.
- 42. A method for making an enhancement mode, field effect transistor comprising:
depositing ZnO or SnO2 onto at least a portion of a surface of a gate insulating layer; and annealing the ZnO or SnO2 for about 1 to about 5 minutes at a temperature of about 300 to about 1000° C. in an oxidative or inert atmosphere.
- 43. The method according to claim 42, wherein ZnO is deposited.
- 44. The method according to claim 42, wherein SnO2 is deposited and the method further comprises introducing an acceptor dopant into the SnO2.
- 45. The method according to claim 42, wherein the gate insulator layer comprises a substantially transparent material.
- 46. The method according to claim 42, wherein the annealing temperature is about 700 to about 800° C.
- 47. The method according to claim 42, further comprising depositing on the ZnO or SnO2 layer at least one material for forming a source and a drain.
- 48. The method according to claim 42, further comprising depositing on the gate insulating layer at least one material for forming a source and a drain prior to depositing the ZnO or SnO2.
- 49. The method according to claim 48, wherein the material for forming a source and a drain is ion beam sputtered deposited onto the gate insulating layer, and the annealing of the ZnO diffusion dopes the ZnO with the source and drain material.
- 50. The method according to claim 47, further comprising annealing the source and drain material.
- 51. A method for making an enhancement mode, field effect transistor comprising:
depositing ZnO or SnO2 onto at least a portion of a surface of a gate insulating layer; and treating the ZnO or SnO2 such that the treated ZnO or SnO2 has a higher resistivity and a lower oxygen vacancy concentration relative to the untreated ZnO or SnO2.
- 52. An optoelectronic display device comprising at least one display element coupled to a switch comprising an enhancement-mode, field effect transistor according to claim 1.
- 53. The optoelectronic display device of claim 52, wherein the device comprises an active-matrix liquid-crystal display.
- 54. An optoelectronic display device comprising at least one display element coupled to a switch comprising an enhancement-mode, field effect transistor according to claim 18.
- 55. The optoelectronic display device of claim 54, wherein the device comprises an active-matrix liquid-crystal display.
- 56. A substantially transparent, dynamic random-access memory cell, comprising a substantially transparent capacitor coupled to an enhancement-mode, field effect transistor according to claim 1.
- 57. A substantially transparent, dynamic random-access memory cell, comprising a substantially transparent capacitor coupled to an enhancement-mode, field effect transistor according to claim 18.
- 58. A substantially transparent logic inverter, comprising a load device coupled to an enhancement-mode, field effect transistor according to claim 1.
- 59. A substantially transparent logic inverter, comprising a load device coupled to an enhancement-mode, field effect transistor according to claim 18.
- 60. An amplifier comprising an enhancement-mode, field effect transistor according to claim 1.
- 61. An amplifier comprising an enhancement-mode, field effect transistor according to claim 18.
- 62. A microelectronic construct, comprising:
a continuous channel layer film comprising a substantially insulating material selected from ZnO or SnO2; and a plurality of patterned gate insulator layers, sources, and drains arranged so that each gate insulator layer, source and drain forms, along with the continuous channel layer film, a discrete electrical device, wherein the gate insulator layer is located adjacent to the continuous channel layer film so as to define a channel layer/gate insulator layer interface.
- 63. The microelectronic construct according to claim 62, wherein the continuous channel layer film is not patterned.
- 64. The microelectronic construct according to claim 62, wherein the continuous channel layer film comprises a substantially transparent material, and the gate insulator layer comprises a substantially transparent material.
PRIORITY CLAIM
[0001] This application claims benefit of U.S. Provisional Application No. 60/382,696, filed May 21, 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60382696 |
May 2002 |
US |