This application is the national stage filing of PCT International Application No. PCT/EP2009/051660, which in turn claims priority to Malaysian Application No. PI20080284, filed on Feb. 15, 2008. The entire contents of both of these applications are incorporated herein by reference.
The present invention relates to a transistor. It finds particular application in power transistors and more particular in lateral diffused MOSFETs (LDMOST).
While principles and embodiments of the invention will be described with reference to a (high voltage) lateral diffused MOSFET, one skilled in the art will appreciate that the invention is also applicable to other transistors, and it will be clear to one skilled in the art, on considering the present specification, what details would need to be changed when applying the invention to such other transistors.
Integrated circuits in which a control function and a driver function are combined are usually referred to as smart power devices. Smart power devices combine high intelligence with low power dissipation. They typically have power Metal Oxide Semiconductor Field Effect Transistors (MOSFETs) in their output stages designed to operate at higher voltages (at least more than 15 volt) compared with the normal Complementary Metal Oxide Semiconductor (CMOS) logic voltage of typically 5 volts or less, and they typically have logic devices generally incorporated on the same integrated circuit so that both a driver function and a controller function are provided in a single chip. Smart power ICs find a lot of application, e.g. in liquid crystal displays, electro/mechanical devices, automobile electronic devices etc.
In order to increase the breakdown voltage in a high voltage MOSFET generally an N− drift region is formed in both the source and drain regions to result in a symmetric device, or only in the drain region to result in an asymmetric device.
The P-well region 10 of the LDMOST is separated from the N+ drain region 12 by an extended lightly doped region known as drift region 16. The source region 11 is similarly separated from P-well 10 by drift region 15. The drift region 16 supports the high voltage applied at the drain 12 in both the on and off state. The (near) vertical p-n junction 5 formed between P-well region 10 and N− drift region 16 causes avalanche breakdown to occur at the surface of the device. Generally, the breakdown voltage of such a device is less than that of a parallel plane p-n diode with similar doping concentration due to electric field crowding near the surface, even if an STI (shallow trench isolation) 17 of dielectric material is inserted in the N− drift region 16 to improve surface breakdown by increasing the length of the path between the drift surfaces and the N+ drain 12. To address this situation the RESURF (Reduced Surface Field) concept has been applied. The concentration of the drift region is chosen according to the RESURF condition so that surface breakdown of such devices is eliminated by enhancing the depletion at the vertical junction 5 between the P-well 10 and the N− drift layer 16. The depletion layer of the parallel plane diode 6 is also increased so that the drift region is fully depleted before the surface electric field reaches a critical breakdown value. Device breakdown then occurs in the bulk at the parallel plane junction 6 formed between p-well 10 and N− drift layer 16. The depletion process is accomplished by controlling the amount of charge carriers in the drift region.
The present inventors have appreciated that the optimum breakdown voltage achieved with RESURF puts a limit on the upper bound of the doping concentration of the drift region and hence the minimum achievable specific ON resistance. According to the RESURF condition the N− drift concentration can be increased by decreasing the RESURF width (the width of the drift overlap channel active ‘A1’) to improve the ON resistance, but this will increase the substrate current during the ON state due to the high concentration of the drift region near the channel, which may worsen the Hot Current Injection (HCI) of the device.
The present invention has been made to address the above problems. It is an object of at least preferred embodiments of the present invention to provide a transistor (preferably a high voltage lateral diffused metal oxide semiconductor transistor) with low ON resistance without (significantly) reducing the breakdown voltage. Accordingly, an extra layer of the same conducting type as the drift layer is incorporated between the drain and the drift layer, preferably also between the source and the drift layer. The doping concentration of the additional layer is higher but the depth is (much) less compared with the drift layer. The higher concentration may reduce the bulk resistance of the drift region, which may help to significantly reduce the ON resistance of the device. The lower depth may help not to influence much the doping profile of the parallel plane junction between the well and the drift so that no significant change is observed as regards junction breakdown, i.e. device breakdown. The HCI also is substantially not affected since there is substantially no change in drift concentration near the channel.
Aspects of the invention are set out in the independent claims.
Some preferred embodiments of the invention will now be described by way of example only and with reference to the accompanying drawings, in which:
The region ‘Lc’ indicated in
Current flows from the source electrode to the drain electrode when an appropriate control signal is applied to the gate. The ON resistance of the device 25 is the sum of the channel resistance, bulk resistance of source and drain (mainly drift region) and the contact resistance of the electrode to source and drain. The main contributions generally come from the bulk resistance of the source and drain due to the presence of the low doped drift regions in the source and drain. The additional N-well layers 39 and 40 with a doping concentration one order higher than that of the N-drift 33 and 34 help to reduce the bulk resistance of the source and drain, which results in the reduction of the ON resistance of the device. On the other hand, the concentration of the N-drift 34 helps to substantially completely deplete the region ‘A’ according to the RESURF principle, and breakdown occurs in the bulk at the parallel plane junction 6 between P-well 32 and N-drift 34. The poly field plate ‘E’ region helps to reduce field crowding at the drain under the STI, which helps to increase the breakdown voltage.
A second embodiment (not specifically shown in the drawings) is substantially similar to the first embodiment. The second embodiment has the additional N-well 40 (as in
The N-drift concentration of devices according to the present invention is quite low near the channel so as to maintain the RESURF condition. This also helps to maintain better HCI performance of the device.
Preferred embodiments of the present invention may have the advantage that the high voltage MOS device may be made smaller due to the lower specific ON resistance (Ronsd). This may advantageously permit more high voltage devices to be placed in a smaller area on an Integrated Circuit. Preferred embodiments of the present invention may have the further advantage that no additional mask is required for the additional step of providing the N-well(s) 39, 40, which means that the additional step can easily be incorporated in most standard fabrication processes of smart power devices.
Those of ordinary skill in the art will appreciate that the conductivity types may be exchanged (N for P and P for N) and the device built with an N-well as a P-channel MOSFET.
The invention can be advantageously applied to many types of high voltage NMOS and high voltage PMOS transistors used in smart power devices which are designed to operate with a drain to source voltage of 15 volts and above.
The present invention may be embodied using various topological shapes, such as a square or a rounded shape for example.
Although the invention has been described in terms of preferred embodiments as set forth above, it should be understood that these embodiments are illustrative only and that the claims are not limited to those embodiments. Those skilled in the art will be able to make modifications and alternatives in view of the disclosure which are contemplated as falling within the scope of the appended claims. Each feature disclosed or illustrated in the present specification may be incorporated in the invention, whether alone or in any appropriate combination with any other feature disclosed or illustrated herein.
Number | Date | Country | Kind |
---|---|---|---|
20080284 | Feb 2008 | MY | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/EP2009/051660 | 2/12/2009 | WO | 00 | 2/1/2011 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2009/101150 | 8/20/2009 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5349225 | Redwine et al. | Sep 1994 | A |
5362982 | Hirase et al. | Nov 1994 | A |
5719425 | Akram et al. | Feb 1998 | A |
5770880 | Woodbury et al. | Jun 1998 | A |
5814861 | Schunke | Sep 1998 | A |
5834810 | Schunke et al. | Nov 1998 | A |
5998274 | Akram | Dec 1999 | A |
6078086 | Park | Jun 2000 | A |
6211552 | Efland et al. | Apr 2001 | B1 |
6274901 | Odake et al. | Aug 2001 | B1 |
6972231 | Boden, Jr. | Dec 2005 | B2 |
6989567 | Tornblad et al. | Jan 2006 | B2 |
7087973 | Mallikarjunaswamy et al. | Aug 2006 | B2 |
7145203 | Wang | Dec 2006 | B2 |
7157779 | Nishibe et al. | Jan 2007 | B2 |
7348248 | Cheng | Mar 2008 | B2 |
7671423 | Voldman | Mar 2010 | B2 |
20020125531 | Kikuchi et al. | Sep 2002 | A1 |
20020153562 | Lee et al. | Oct 2002 | A1 |
20070057280 | Hayashi et al. | Mar 2007 | A1 |
20080023760 | Ito et al. | Jan 2008 | A1 |
Number | Date | Country |
---|---|---|
04018762 | Jan 1992 | JP |
Entry |
---|
PCT, International Search Report, International Application No. PCT/EP2009/051660; 2 pages (mailed Apr. 24, 2009; published Aug. 20, 2009). |
PCT, International Preliminary Report on Patentability and Written Opinion; Patent Application No. PCT/EP2009/051660 (Aug. 26, 2010). |
Number | Date | Country | |
---|---|---|---|
20110198690 A1 | Aug 2011 | US |