French Search Report for French Patent Application Number 9405500 filed Apr. 29, 1994. |
IEEE Journal of Solid-State Circuits, vol. 25, No. 6, Dec. 1, 1990, New York US, pp. 1414-1425, Roy Batruni, et al. "Mixed Digital/Analog Signal Processing For a Single-Chip 2BIQ U-Interface Transceiver". |
IEEE Journal of Solid-State Circuits, vol. 22, No. 2, Apr. 1, 1987, New York US pp. 255-261, Deog-Kyoon Jeong, et al. "Design of PLL-Based Clock Generation Circuits". |
Nachrichtentechnische Berichte, No. 5, Nov. 1, 1988, Bachnang DE pp. 40-49, Volker Hespelt, et al. "Zur Synchronisation des Empfangers fur den ISDN-Basisanschluss". |