Claims
- 1. A transmission line driver circuit comprising:
- a first current source;
- a second current source;
- a first pair of switch transistors coupling the first current source to one of a first or second nodes, respectively;
- a second pair of switch transistors coupling the second current source to one of a third or fourth nodes, respectively;
- a first isolation transistor coupling the first node to first output terminal;
- a second isolation transistor coupling the second node to the second output terminal;
- a third isolation transistor coupling the third node to the first output terminal; and
- a fourth isolation transistor coupling the fourth node to the second output terminal.
- 2. The transmission line driver circuit of claim 1 wherein the first through fourth isolation transistors are of field effect transistor (FET) type each having its well terminal floating under power off conditions.
- 3. The transmission line driver circuit of claim 2 wherein, the transmission line driver further comprises:
- a first well-switching FET coupled between a well terminal and source terminal of the first isolation FET;
- a second well-switching FET coupled between a well terminal and source terminal of the second isolation FET;
- a third well-switching FET coupled between a well terminal and source terminal of the third isolation FET; and
- a fourth well-switching FET coupled between a well terminal and source terminal of the fourth isolation FET.
- 4. The transmission line driver circuit of claim 3 wherein gate terminals of all first to fourth isolation FETs and first to fourth well-switching FETs receive an output isolation control signal.
- 5. The transmission line driver circuit of claim 4 wherein the first current source couples to a positive power supply, and the second current source couples to a negative power supply, and
- wherein the first and second current-steering FETs respectively receive a current-steering control signal and its complement, and the third and fourth current-steering FETs respectively receive the current-steering control signal and its complement.
- 6. The transmission line driver circuit of claim 5 wherein the first and second current-steering FETs are of p-channel type, and the third and fourth current-steering FETs are of n-channel type.
- 7. The transmission line driver circuit of claim 6 wherein the first through fourth isolation FETs and the first through fourth well-switching FETs are of p-channel type.
- 8. The transmission line driver circuit of claim 7 wherein the isolation control signal receives a voltage that is more negative than that of the negative power supply when power is supplied to the negative and positive power supplies, and when power is off, the isolation control signal receives the highest voltage between voltage of the first output terminal and voltage of the second output terminal.
- 9. A transmission line driver circuit comprising:
- a first output driver of a first type having a first current requirement, the first output driver having an output node coupled to a first output terminal via a first isolation transistor; and
- a second output driver of a second type having a second current requirement that is different than the first current requirement, the second output driver having an output node coupled to the first output terminal via a second isolation transistor,
- wherein, well terminals of the first and second isolation transistors are biased to ensure that p-n junctions inherent in the isolation transistors that couple to the first output terminal are reverse biased under power off conditions.
- 10. The transmission line driver circuit of claim 9, wherein the first output driver is of current-output type further comprising a second output node coupled to a second output terminal via a third isolation transistor, and a plurality of current-steering transistors coupling first and second current sources to the first and second output nodes, respectively.
- 11. A current-output line driver circuit comprising:
- a first current source coupled to a first source of power supply;
- a second current source coupled to a second source of power supply;
- first and second current-steering transistors respectively coupled between the first current source and first and second nodes;
- third and fourth current-steering transistors respectively coupled between the second current source and third and fourth nodes; and
- a plurality of isolation transistors coupled between the first, second, third and fourth nodes and first and second output terminals of the driver circuit,
- wherein, well terminals of the plurality of isolation transistors are biased to ensure that p-n junctions inherent in the isolation transistors that couple to the first and second output nodes are reverse biased under power off conditions.
- 12. The current-output line driver circuit of claim 11 wherein the plurality of isolation transistors comprise:
- first and second isolation transistors respectively coupling first and second nodes to the first and second output terminals; and
- third and fourth isolation transistors respectively coupling third and fourth nodes to the first and second output terminals.
- 13. The current-output driver circuit of claim 12 wherein a well terminal of each of the plurality of isolation transistors couples to its source terminal when turned on, and is left floating when turned off.
- 14. The transmission line driver of claim 9 wherein the well terminals of the isolation transistors are left floating.
- 15. The transmission line driver of claim 14 wherein the isolation transistors are of p-channel field effect type.
- 16. The transmission line driver of claim 9 wherein the first output driver is designed to comply with V.35 standard, and the second output driver is designed to comply with RS232 standard.
- 17. The transmission line driver of claim 1 further comprising a second output driver comprising a pull-up transistor coupled to a pull-down transistor at a common output node, the common output node being coupled to the first output terminal via a fifth isolation transistor.
CROSS-REFERENCES TO RELATED APPLICATIONS
This application is a continuation-in-part of commonly-assigned, U.S. patent application Ser. No. 08/948,281, entitled "Isolation Circuit for I/O Terminal," by B. Fotouhi, filed Oct. 9, 1997.
US Referenced Citations (5)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
948281 |
Oct 1997 |
|