Claims
- 1. A superconductor on-chip microstrip line-to-off-chip microstrip line transition, said on-chip microstrip line, including a metal signal line, a layer of dielectric material and a metal ground plane layer and said off-chip microstrip line, including a metal signal line, a layer of dielectric material and a metal ground plane layer, comprising:
a solder bump, said solder bump having one end connected to said metal signal line of said on-chip microstrip line and having an opposite end connected to said metal signal line of said off-chip microstrip line; said metal ground plane layer of said on-chip microstrip line including: an opening defining a non-metallic passage through said layer, said passage being filled with dielectric material; said metal ground plane layer of said off-chip microstrip line including: an opening defining a non-metallic passage through said layer, said passage being filled with dielectric material; and said one end of said solder bump being positioned in line with said non-metallic passage in said ground plane layer of said on-chip microstrip line and said opposite end of said solder bump being positioned in line with said non-metallic passage in said ground plane layer of said off-chip microstrip line.
- 2. The transition as defined in claim 1, wherein said solder said non-metallic passage in each of said metal layers of said on-chip microstrip line and said off-chip microstrip line comprise a circular cross-section.
- 3. The transition as defined in claim 2, wherein said passages and said solder bump are in coaxial alignment.
- 4. The transition as defined in claim 3, wherein said dielectric material filling said non-metallic passage in said off-chip microstrip line is integrally formed with said dielectric layer of said off-chip microstrip line.
- 5. The transition as defined in claim 4, wherein said dielectric material filling said non-metallic passage in said on-chip microstrip line is integrally formed with said dielectric layer of said on-chip microstrip line.
- 6. The transition as defined in claim 2 wherein said non-metallic passage is of a cylindrical geometry.
- 7. The transition as defined in claim 1, wherein said opening is circular in geometry.
- 8. A superconductor on-chip microstrip line-to-off-chip microstrip line transition, said on-chip microstrip line, including a metal signal line, a layer of dielectric material and a metal ground plane layer and said off-chip microstrip line, including a metal signal line, a layer of dielectric material and a metal ground plane layer, comprising:
a solder bump, said solder bump having one end connected to said metal signal line of said on-chip microstrip line and having an opposite end connected to said metal signal line of said off-chip microstrip line; said metal ground plane layer of said on-chip microstrip line including: an opening there through; said metal ground plane layer of said off-chip microstrip line including: an opening there through; and said one end of said solder bump being positioned underlying said opening in said ground plane layer of said on-chip microstrip line and said opposite end of said solder bump being positioned overlying said opening in said ground plane layer of said off -chip microstrip line.
- 9. A superconductor chip-to-chip communication system comprising:
a first chip, said first chip including a first microstrip line; said first microstrip line including a metal signal line, a layer of dielectric material and a metal ground plane layer; a second chip, said second chip including a second microstrip line; said second microstrip line including a metal signal line, a layer of dielectric material and a metal ground plane layer; a substrate of dielectric material; a third microstrip line carried on said substrate; said third microstrip line, including a metal signal line, a layer of dielectric material and a metal ground plane layer, a first solder bump having one end connected to said signal layer of said first microstrip and a second end connected to said signal layer of said third microstrip; a second solder bump having one end connected to said signal layer of said second microstrip and a second end connected to said signal layer of said third microstrip; said metal ground plane layer of said first microstrip line including: an opening defining a non-metallic passage through said layer, said opening being filled with dielectric material, said opening located overlying said first solder bump; said metal ground plane layer of said second microstrip line including: an opening defining a non-metallic passage through said layer, said opening being filled with dielectric material, said opening located overlying said second solder bump; said metal ground plane layer of said third microstrip line including first and second openings defining first and second non-metallic passages through said ground plane layer, said first and second openings being spaced apart and being filled with dielectric material; said first opening of said third microstrip line underlying said first solder bump and said second opening of said third microstrip line underlying said second solder bump; third and fourth solder bumps; said third solder bump positioned adjacent said first solder bump and said fourth solder bump positioned adjacent said second solder bump; said third solder bump being connected between said ground plane layer of said first microstrip line and said ground plane layer of said third microstrip line; and said fourth solder bump being connected between said ground plane layer of said second microstrip line and said ground plane layer of said third microstrip line.
- 10. A superconductor multi-chip module including a superconductor chip-to-chip communication circuit, said circuit including an superconductor integrated circuit chip for transmitting digital signals to a second superconductor integrated circuit chip over a transmission line;
a second superconductor integrated circuit chip for receiving digital signals from said first superconductor integrated circuit chip; said first and second superconductor ICs including a plurality of solder bumps on a side; a substrate; said substrate, including: a layer of insulating material overlying a layer of superconductor metal; a microstrip transmission line, said microstrip transmission line having a characteristic impedance of H-ohms; and a plurality of bonding pads on said surface of said substrate; one of said solder bumps being connected to an output of said first IC and another of said solder bumps being connected to a circuit ground of said first IC; a first of said bonding pads being connected in circuit with said microstrip transmission line at one location on said transmission line, and a second of said bonding pads being connected in circuit with said microstrip transmission line at another location on said transmission line; third, fourth, fifth and sixth bonding pads positioned about said first bonding pad equidistant therefrom and from one another, each of said third, fourth, fifth and sixth bonding pads being electrically connected to said metal layer of said substrate; said one of said solder bumps of said first IC being soldered to said first of said bonding pads and said another one of said solder bumps being fused to one of said third through sixth bonding pads to attach said first IC to said substrate; said first solder bump defining a transition between said output of said first IC and said microstrip transmission line; said metal layer of said substrate including a circular passage of a predetermined diameter D there through, said circular passage being located coaxial with said first solder bump and being electromagnetically linked to said first solder bump, wherein the diameter of said circular passage influences the value of said characteristic impedance of said transition; said diameter D of said circular passage being such as to produce an influence on said transition that forces said characteristic impedance of said transition to H-ohms, whereby said characteristic impedance of said transition is matched to said characteristic impedance of said transmission line.
STATEMENT OF GOVERNMENT RIGHTS
[0001] This invention was made with Government support under Contract No. DMEA 90-99-D-0003 awarded by the Defense Microelectronics Activity. The government has certain rights in this invention.