Transmission line structure and method of signal propagation

Information

  • Patent Grant
  • 6781217
  • Patent Number
    6,781,217
  • Date Filed
    Friday, December 21, 2001
    23 years ago
  • Date Issued
    Tuesday, August 24, 2004
    20 years ago
Abstract
A transmission line structure comprises a plurality of conductive lines over an insulating layer. With three conductive lines, a center conductive line is disposed between the outer conductive lines to define a gap distance therebetween that is less than their height. In a further aspect, a conductive layer (e.g., a ground plane) contacts the insulating layer on a side thereof opposite the plurality of conductive lines. A ratio for the height of the conductive lines relative to the distance therebetween is kept greater than another ratio for the width of the center conductor relative to the thickness of the insulating layer.
Description




BACKGROUND OF THE INVENTION




For transmission line structures, propagation delay corresponds to the amount of time required for a signal to propagate its length. Manufactures of computers, integrated circuits, memories and other electrical circuits continually strive to reduce propagation delays in order to improve system operating speeds.




In the past, manufactures have been working to reduce circuit geometries, which has had the effect of improving operating speeds by way of reduced line lengths. More recently, however, manufactures are looking for additional means to improve operating speed. Such measures have included, e.g., lowering the resistance of conductive lines to reduce their RC delays.




In short, there have been continued efforts to provide computers, CPU's, semiconductor memories, integrated circuits, circuit boards, buses and other electrical devices structures and circuits to propagate signals quickly.




BRIEF SUMMARY OF THE INVENTION











The present disclosure may be best understood with reference to the accompanying drawings, wherein:





FIG. 1

is a simplified cross sectional isometric view of an exemplary known transmission line structure;





FIG. 2

is a cross sectional view representative of the transmission line structure in accordance with an exemplary embodiment of the present invention;





FIG. 3

is a partial cross sectional isometric view of the transmission line structure in accordance with an exemplary embodiment of the present invention;





FIG. 4

is a cross sectional view of the transmission line structure in accordance with another exemplary embodiment of the present invention, in which dielectric is formed over and between the lines;





FIG. 5

is a schematic diagram representative of the transmission line circuit in accordance with an exemplary embodiment of the present invention; and





FIG. 6

is a simplified block diagram representative of exemplary embodiments of the present invention showing a computer system with transmission line structures for at least one of the processor, bus or an associated integrated circuit.











DETAILED DESCRIPTION OF THE EMBODIMENTS




In the following description, numerous specific details are set forth to provide an understanding of the present invention. However, it will be understood that the present invention may be practiced without each of such specific details. In other instances, well-known circuits are shown in block diagram form in order to prevent obscuring the present invention with unnecessary detail. For the most part, detailed particulars concerning timing considerations and the like are omitted inasmuch as such details are not necessary to obtain a complete understanding of the present invention and are within the ability of persons of ordinary skill in the relevant art.




In the drawings, elements are not necessarily drawn to scale. Additionally, like or similar elements are typically designated by the same number through the separate views.




Referencing

FIG. 1

, an exemplary known transmission line structure for an integrated circuit comprises microstrip


10


. Such microstrip comprises conductor


18


disposed over a surface of dielectric


14


opposite conductive layer


16


. Such exemplary transmission lines might also include dielectric—e.g., Spin On Glass, BPSG, nitride, polyimide (not shown)—over conductor


18


and substrate


12


.




Further referencing

FIG. 1

, different qualities characterize transmission line


10


. Its characteristic impedance may be determined in known manner based upon the width of conductor


18


, in addition to its thickness, distance from conductive layer


16


(e.g., ground plane) and the relative dielectric constant ∈


t


of dielectric


14


. Another quality is its propagation delay, the time T required for a signal to propagate along its length l. The propagation delay of transmission line


10


is affected by its phase velocity v


p


, which is modeled by the following equation.









T
=

1

v
p






Equation





1













For an inhomogeneous transmission line, i.e., of non-uniform dielectric environment, the phase velocity is defined as being related to the velocity of light c divided by the effective dielectric constant ∈


eff


of the line, as shown by the equation below.









Vp
=

c


E
eff







Equation





2













The effective dielectric constant E


eff


, in turn, is related to the capacitance C of the line divided by its linear capacitance C


o


:










E
eff

=

C

C
o






Equation





3













in which the linear capacitance C


o


represents the line capacitance with the dielectric


14


replaced with air.




It has been found, in accordance with an exemplary embodiment of the present invention, that propagation delays of integrated circuits may be improved with new transmission line circuits.




With reference to

FIGS. 2-3

, in accordance with an exemplary embodiment of the present invention, conductive lines


22


over surface


15


of dielectric


14


define structure


20


for propagating a signal across substrate


12


. In the illustrated example, three conductive lines


24


,


26


,


28


may be patterned across surface


15


of substrate


12


. The height h of the conductive lines may be established by the distance of their top wall


36


relative to their bottom wall (or edge)


34


over dielectric


15


. Side walls


30


,


31


of adjacent conductive lines face one another to define gap


38


. In this embodiment, two outer conductive lines


24


,


28


sandwich a center conductive line


26


and define a gap spacing therebetween. The gap spacing may be less than the height h of the conductive lines. In alternative embodiments, the conductive lines may be formed to define the gap with a distance less than two-thirds the height of the conductive lines—i.e., S≦2h/3. Relative to the cross-section of

FIG. 2

, this corresponds to a gap aspect ratio greater than 1.5:1.




In some embodiments, the height h of the conductive lines may be designed to be greater than the gap distance s. It has been found that by keeping the height h of the conductive lines greater than the gap distance S, that advantages are observed in a speed of signal propagation along transmission line structure


20


.




In accordance with an alternative exemplary embodiment of the present invention, the intercoupling capacitance from the center line


26


to the outer lines


24


,


28


may be kept greater then the capacitance of the center line


26


to conductive layer (e.g., ground plane)


16


through dielectric


14


.




Referencing

FIG. 4

, each of transmission lines


24


,


26


,


28


comprises a capacitance (i.e., per unit length) to ground of C


B


,C


A


,C


C


respectively, where C


A


represents the capacitance of the center conductive line


26


to ground. Additionally, the center conductive line


26


comprises cross capacitances C


AB


and C


AC


to the adjacent outer conductive lines


24


,


28


respectively. A resistance per unit length R


B


, R


A


, R


C


of the conductive lines may be established based upon their material composition.




In accordance with an exemplary embodiment of the present invention, the ratio of the capacitances C


AB


and C


AC


to the adjacent lines may be kept at least equal to the capacitance C


A


of the center line to ground.




In accordance with a particular exemplary embodiment of the present invention, the transmission line structure may be formed over an integrated circuit comprising a layer of silicon oxide dielectric. From the above relationships, ignoring fringing fields, the capacitance (per unit length) C


A


can be expressed as equal to the width W of the line multiplied by the dielectric constant ∈


r





o


, divided by the thickness t of the dielectric.










C
A

=



E
r







E
o






W

t





Equation





4













For the capacitance couplings to the adjacent conductive lines, the capacitances (per unit length) C


AB


, C


AC


are expressed as being equal to their height h multiplied by the free space permittivity (i.e., ∈


o


) divided by the gap spacing s.










C
AB

=



E
o






h

s





Equation





5













In accordance with this particular exemplary embodiment, the capacitances C


AB


+C


AC


to the adjacent lines may be kept at least as large as the line's capacitance C


A


to ground. Accordingly, the relationship












E
o






h

s





E
r







E
o






W


2

t






Equation





6













leading to










h
s





E
r






W


2

t






Equation





7













In accordance with another exemplary embodiment of the present invention, referencing

FIG. 5

, dielectric


13


may be provided over and between the lines. In a particular exemplary embodiment, the dielectric may comprise material the same as the dielectric


14


beneath the conductive lines. Relative to Equation 6, the left term picks-up an additional multiplier ∈


r


, and the resultant relationship may be expressed by Equation 8 as follows:










h
s



W

2

t






Equation





8













The h/s ration of the conductive lines, in accordance with this embodiment, may be kept at least as large as W/2t, i.e., one-half the ratio of the width W of the conductive lines relative to their thickness t of the underlying dielectric thickness. It is believed, pursuant this exemplary embodiment, that the neighboring outside conductive lines driven with the same signal may expedite propagation of the signal along the middle conductive line.




In accordance with alternative embodiments, further referencing

FIG. 5

, the additional dielectric


13


may comprise a surface


17


approximately level with the conductive lines. In other embodiments, although not shown, the upper surface of dielectric


13


may not be level with the height of the conductive lines.




In

FIGS. 3 and 5

, substrate,


12


is shown as comprising simply dielectric


14


over conductive layer (e.g., ground plane)


16


. Alternatively, substrate


12


may comprise A further supporting layers, or other portions of semiconductor structures. Such other portions are not shown herein for purposes of simplifying the present disclosure. It is understood, however, that the scope of the present invention encompasses such alternative substrates.




Additionally, the dielectric


14


and ground plane


16


of

FIGS. 3 and 5

are shown in simplified fashion as comprising planar level structures. In alternative embodiments of the present invention, the conductive lines may traverse a non-planar (not shown) surface. For example, the substrate may be formed with a groove, wherein the lines may traverse the groove contour. Alternatively, the conductive lines may be supported with edges coupled to a surface of a dielectric sidewall (not shown) that defines at least in part a groove within the substrate.




In accordance with further exemplary embodiments, referencing

FIG. 4

, the plurality of conductive lines


24


,


26


,


28


of the transmission line structure


20


may be configured to receive a common signal. As shown in

FIG. 4

, again, the plurality of conductive lines


24


,


26


,


28


may be represented schematically as distributed resistors


48


, inter-coupling capacitors


52


and shunt capacitors


50


. In this embodiment, at an input side


43


of each of the conductive lines, drivers


42


drive respective source terminals of the lines of the plurality. Line driver


42


A is coupled to the input node


43


A of the center conductive line


26


, while line drivers


42


B,


42


C are coupled to input nodes


43


B,


43


C of the outer conductive lines


24


,


28


respectively. The drivers, may present the same source impedance to each of the conductive lines. The driver inputs receive a common signal from signal node


46


.




In accordance with an exemplary embodiment, driver outputs may meet the conductive lines at positions


43


proximate one another. In other words, the drivers


42


B,


42


C meet input terminals


43


B,


43


C of the conductive line at substantially the same positions over the substrate as that by which line driver


42


A meets input terminal


43


A of conductive line


26


.




Further referencing

FIG. 4

, the drivers


42


receive data signals from data buffer


44


. Data buffer may receive a data signal from, e.g., one of a processor, memory device, keyboard, terminal, router, bus controller or other device. To keep within the pitch of the conductive lines, the line drivers


42


may be kept separate, allowing for smaller geometry designs of lower drive requirements. Additionally, any return reflections of a particular line may be kept isolated (via the separate drivers) from the common signal node


46


, and likewise isolated from the center conductive line


26


. Further, external noise may be shielded form the center conductor


26


by outer conductive lines


24


,


28


.




On the output side, the center conductor


26


may be coupled to forward the propagated signal to the output destination. For example, as shown in

FIG. 4

, the center conductor


26


may be coupled to data receiver


56


at an output terminal. Data receive


56


may receive and buffer the propagated signal for other uses. Dummy loads


61


,


62


may be coupled to the output terminals


54


B,


54


C to terminate signals propagated thereby. In this embodiment, the dummy loads may meet the respective outer conductive lines


24


,


28


at positions proximate the coupling position of data receiver


56


relative to the center conductive line


26


. As shown in

FIG. 4

, the dummy loads comprise receivers similar to data receiver


56


, which is coupled to center conductive line


26


. Alternatively, the dummy loads may comprise simple resistors shorted to ground. Further, data receiver


56


and dummy loads


61


,


62


may present similar matching impedances to the output terminals of their respective lines.




Referencing

FIG. 6

, in accordance with another exemplary embodiment of the present invention, a processor system


70


comprises processor


72


coupled to bus


74


. Bus


74


is coupled to a plurality of sub-systems of the processor system


70


, including, e.g., a keyboard, mouse, microphone, monitor, sampler interface, network interface card, printer, disk storage and/or the like


76


. Additionally, bus


74


interfaces memory module


78


. Memory module


78


comprises memory


80


operable under the control of a controller.




In accordance with a more particular exemplary embodiment, processor


72


comprises a transmission line structure


120


of an exemplary embodiment previously disclosed herein relative to

FIGS. 3-5

over a substrate


112


. In accordance with a further exemplary embodiment, memory device


80


, e.g., of a semiconductor integrated circuit, likewise comprises a transmission line structure


220


as associated with an exemplary embodiment previously disclosed herein relative to

FIGS. 3-5

over an insulating layer of substrate


212


. In yet a further exemplary embodiment, bus


74


of the computer system might also employ a transmission line structure


320


over a substrate


312


per an exemplary embodiment disclosed previously herein relative to

FIGS. 3-5

.




It will be apparent to those skilled in this art that the illustrated embodiments are exemplary and that various changes and modifications may be made thereto as become apparent upon reading the present disclosure. Accordingly, such changes and modifications are considered to fall within the scope of the appended claims.



Claims
  • 1. An apparatus comprising:dielectric; conductive material on the dielectric, the conductive material defining a plurality of spaced lines each line having a proximal end and a distal end; a plurality of drivers, each driving the proximal end of a respective one of the spaced lines, each driver receiving a common input signal; and a ground plane in contact with the dielectric on a side thereof opposite the spaced lines; wherein the h:s ratio associated with the height of the conductive lines relative to their spacing therebetween is greater than the w:t ratio associated with the width of the center conductive line relative to a thickness of the dielectric.
  • 2. The apparatus according to claim 1, in which the h:s ratio is at least 1.5 times greater than the w:t ratio.
  • 3. The apparatus according to claim 2, in which the h:s ratio is at least greater than the w:t ratio multiplied by the relative dielectric constant of the dielectric.
  • 4. An apparatus comprising:dielectric; conductive material on the dielectric, the conductive material defining a plurality of spaced lines each line having a proximal end d a distal end; a plurality of drivers, each driving the proximal end of a respective one of the spaced lines, each driver receiving a common input signal; and second dielectric over and between the lines; wherein the second dielectric comprises a dielectric constant the same as that of the dielectric beneath the conductive material.
  • 5. The transission line structure comprising:a ground plane; a dielectric over the sound plane; a plurality of conductive lines over the dielectric, each conductive line comprising: opposite primary faces, and opposite secondary faces defining their height, one of the secondary faces in contact with the dielectric to support the conductive line relative thereto; primary faces of adjacent conductive lines defining a gap therebetween, the gap distance less than the height of the conductive lines; and plurality of amplifiers to drive respective conductive lines of the plurality of conductive lines, in which the amplifiers of the plurality comprise inputs electrically coupled in common to a signal node; wherein the dielectric comprises a thickness t, and one of the conductive lines comprises a width W between its primary faces; the ratio h:s for the height h of the conductive lines relative to the gap distance s being greater than the ratio W:t for the width W of the conductive line relative to the dielectric thickness t.
  • 6. The transmission line structure according to claim 5, in which the h:s ratio is at least ½ times greater than the W:t ratio.
  • 7. The apparatus comprising;dielectric; conductive material on the dielectric, the conductive material defining three spaced lines each line having a proximal end and a distal end; a plurality of drivers, each driving the proximal end of a respective one of the spaced lines, each driver receiving a common input signal; and second dielectric over and between the lines; wherein the dielectric comprises a thickness t, and the center one of the three conductive lines comprises a width W between its primary faces; the ratio h:s for the height h of the conductive lines relative to the gap distance s being greater than 1.5 times the ratio Wt. for the width W of the center conductive line relative to the dielectric thickness t.
  • 8. An integrated circuit comprising:a dielectric having a surface; a plurality of conductive lines against the dielectric for signal propagation, each conductive line having a source end to receive a signal and comprising: a first edge against the surface of the dielectric; opposing sidewalls extending away from the dielectric, and a second edge opposite the first edge to define a height; and a plurality of amplifiers, each associated with at least one of the conductive lines and driving the source end of the at least one of the conductive lines, each amplifier having an input coupled to a signal node common to each amplifier.
  • 9. The integrated circuit according to claim 8, in which the height is at least 1.5 times greater than the spacing between the adjacent conductive lines.
  • 10. The integrated circuit according to claim 9, in which the plurality of conductive lines comprises three, the middle conductive line disposed between two outer conductive lines and comprising a width defined by its opposing sidewalls.
  • 11. The integrated circuit according to claim 10, further comprising a receiver connected to the other end of the middle conductive line.
  • 12. The integrated circuit according to claim 11, further comprising two dummy loads connected respectively to the other ends of the two outer conductive lines.
  • 13. The integrated circuit according to claim 12, the dummy loads presenting matched impedances to their respective conductive lines.
  • 14. The integrated circuit according to claim 8, further comprising a conductive layer against the dielectric opposite the plurality of conductive lines.
  • 15. A computer system having a processor comprising:a substrate with an insulating layer; and a plurality of conductive lines in contact with the insulating layer, a center conductive line disposed between two other conductive lines of the plurality to define a gap distance therebetween; and a data buffer to source a data signal to the plurality of conductive lines.
  • 16. The computer system according to claim 15, the processor further comprising a ground plane in contact with the insulating layer on a side opposite the plurality of conductive lines.
  • 17. The computer system according to claim 16, in which the center conductive line comprises a width W; the insulating layer comprises a thickness t; the h:s ratio for the height h of the conductive lines relative to the gap distance s being greater than the W:t ratio for the width W of the center conductive line relative to the thickness t of the insulating layer.
  • 18. The computer system according to claim 17, in which the h:s ratio is 1.5 times greater than the W:t ratio.
  • 19. The computer system according to claim 15, the processor further comprising a data receiver to receive a data signal from the plurality of conductive lines at a location remote the data buffer.
  • 20. The computer system according to claim 19, in which the data receiver is coupled to receive a data signal from the center conductor of the plurality.
  • 21. The computer system according to claim 20, the processor further comprising dunmy loads coupled to the outer conductive lines.
  • 22. The computer system according to claim 21, in which the dummy loads are coupled to the outer conductive lines at locations thereof proximate the coupling of the data receiver to the center conductive line.
  • 23. The computer system according to claim 22, the processor further comprising separate drivers for each of the plurality of conductive lines, each driver to receive the data signal from the data buffer and to drive its respective conductive line of the plurality.
  • 24. The computer system according to claim 15, the processor further comprising dielectric over the conductive lines and the insulating layer.
  • 25. The computer system according to claim 24, in which the dielectric is over and between the conductive lines.
  • 26. The computer system according to claim 25, in which the dielectric comprises a material of dielectric constant substantially the same as the insulating layer.
US Referenced Citations (5)
Number Name Date Kind
5827776 Bandyopadhyay et al. Oct 1998 A
6479399 Park et al. Nov 2002 B2
20020008251 Galli Jan 2002 A1
20020181523 Pinneo et al. Dec 2002 A1
20030099321 Juan et al. May 2003 A1