Claims
- 1. A transmitter circuit for transmitting a digital signal, said transmitter circuit comprising:
a divider system responsive to a square-wave clock signal and dividing the clock signal; a square wave-to-sine wave converter responsive to the divided clock signal, said converter converting the square wave clock signal to a sine wave carrier signal; and an output amplifier responsive to the sine wave carrier signal and the data signal, said output amplifier modulating the carrier signal with the data signal so that more than one bit in the data signal is transmitted for every cycle of the carrier signal.
- 2. The circuit according to claim 1 wherein the divider system is a single divide-by-two divider, and wherein the number of bits transmitted for every cycle of the carrier signal is one bit for every half cycle of the carrier signal.
- 3. The circuit according to claim 1 wherein the divider system is a first divide-by-two divider and a second divide-by-two divider, and wherein the number of bits transmitted for every cycle of the carrier signal is two bits for every half-cycle of the carrier signal.
- 4. The circuit according to claim 1 wherein the data signal is a gain input to the amplifier.
- 5. A transmitter circuit for transmitting a digital signal, said transmitter circuit comprising:
a divider system responsive to a square-wave clock signal and dividing the clock signal; a first inverter responsive to and inverting the clock signal; a square wave-to-sine wave converter responsive to the divided clock signal from the divider system, said converter converting the square wave signal to a sine wave signal; a logic system responsive to the divided clock signal from the divider system and the inverted clock signal from the first inverter, said logic system generating a gain signal; and an output amplifier responsive to the sine wave signal and the gain signal, said output amplifier outputting a carrier signal modulated with the digital signal where multiple data bits in the digital signal are provided for each cycle of the carrier signal.
- 6. The circuit according to claim 5 wherein the gain signal is one of a zero gain signal level, a first gain signal level, a second gain signal level or a third gain signal level so as to provide the multiple bits per cycle of the carrier signal.
- 7. The circuit according to claim 5 wherein the modulated carrier signal includes multiple bits on the combination of the positive portion and the negative portion of each clock cycle of the carrier signal.
- 8. The circuit according to claim 5 wherein the circuit generates two data bits for every cycle of the carrier signal.
- 9. The circuit according to claim 5 wherein the circuit generates four data bits for every cycle of the carrier wave signal.
- 10. The circuit according to claim 5 wherein the divider system includes one divide-by-two divider for dividing the clock signal by two.
- 11. The circuit according to claim 5 wherein the divider system includes two divide-by-two dividers for dividing the clock signal by four.
- 12. The circuit according to claim 5 wherein the logic system includes a first logic gate responsive to the inverted clock signal and the divided clock signal, said first logical gate outputting a high signal when the inverted clock signal and the divided signal are high, a first flip-flop device responsive to the output of the first logic gate and the data signal, said first flip-flop device transferring the data signal to an output of the first flip-flop device when the output of the first logic gate is high, a second logic gate responsive to the inverted clock signal and a divided and inverted clock signal, said second logic gate outputting a high signal when the inverted clock signal and the inverted and divided clock signal are both high, a second flip-flop device responsive to the data signal and the output of the second logic gate, said second flip-flop device transferring the data signal to an output of the second flip-flop device when the output of the second logic gate is high, a buffer responsive to the output of the first flip-flop device, the output of the second flip-flop device and an inverted output of the first logic gate, said buffer simultaneously outputting the output of the first flip-flop device and the second flip-flop device each time the inverted output of the first logic gate is high, and a first summing amplifier network including a first summing amplifier and a voltage divider network coupled to a first input of the summing amplifier, said voltage divider network being responsive to both outputs of the buffer, wherein an output of the first summing amplifier is the gain signal.
- 13. The circuit according to claim 12 wherein the first and second logic gates are AND gates.
- 14. The circuit according to claim 12 wherein the voltage divider network includes a first variable resistor and a second variable resistor, wherein the first variable resistor is coupled to one output of the buffer and the second variable resistor is coupled to the other output of the buffer.
- 15. The circuit according to claim 12 further comprising a second summing amplifier, said second summing amplifier being responsive to the output of the first summing amplifier and inverting the output of the first summing amplifier.
- 16. A method for transmitting a digital signal, said method comprising:
dividing a square-wave clock signal by a divider system; converting the divided square-wave clock signal to a divided sine wave signal; applying the divided sine wave signal to an output amplifier; and applying the data signal as a gain input to the output amplifier for modulating the sine wave signal with the data signal to generate a carrier signal that includes more than one digital bit for every cycle of the carrier signal.
- 17. The method according to claim 16 wherein dividing the clock signal by a divider system includes dividing the clock signal by a divider system that includes a single divide-by-two divider so that the number of bits transmitted for every cycle of the carrier signal is one bit for every half-cycle of the carrier signal.
- 18. The method according to claim 16 wherein dividing the clock signal by a divider system includes dividing the clock signal by a divider system that includes a first divide-by-two divider and a second divide-by-two divider so that the number of bits transmitted for every cycle of the carrier signal is two bits for every half-cycle of the carrier signal.
- 19. The method according to claim 16 wherein the digital signal is converted to a gain signal by a logic circuit.
- 20. The method according to claim 19 wherein the gain signal is a zero level gain signal, a first level gain signal, a second level gain signal or a third level gain signal.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation application of U.S. patent application Ser. No. 09/916,760, filed Jul. 27, 2001, titled System for Extracting a Clock Signal and a Digital Data Signal from a Modulated Carrier Signal in a Receiver.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09916760 |
Jul 2001 |
US |
Child |
10857289 |
May 2004 |
US |