Claims
- 1. An EDS NMOS device defining an output contact to a circuit to be protected, the device comprising:
a P-type well, at least two N-type structures formed in the P-type well, a N-type buried structure proximate the at least two N-type structures, a first electrical connection from the output contact to the N-type buried structure and to a first of the at least two N-type structures, and a second electrical connection from a second of the at least two N-type structures to the P-type well and to a ground connection.
- 2. The device of claim 1 wherein the N-type buried structure substantially bridges the gap between the at least two separated N-type structures.
- 3. The device of claim 1 further comprising gate structures built on top of, but electrically insulated from, the at least two separated N-type structures, the gate structures substantially bridging the gap between the at least two separated N-type structures.
- 4. The device of claim 1 wherein the at least two N-type structures comprise a series of N-type structures formed in the P-well, wherein alternates of the N-type structures are electrically connected to each other and where one group of the commonly connected N-type structures is electrically connected to the output contact and the other group to ground.
- 5. The device of claim 4 further comprising N-type buried structures substantially bridging the gaps between each adjacent N-type structures.
- 6. The device of claim 4 wherein there is an odd number of N-type structures with the center N-type structure electrically connected to the output contact.
- 7. A method for forming an ESD NMOS device defining an output contact to a circuit to be protected, the method comprising the steps of:
forming a P-type well, burying an N-type structure in the P-well proximate the at least two N-type structures, forming at least two N-type structures into the P-type well, first electrical connecting the output contact to the N-type buried structure and to a first of the at least two N-type structures, and second electrical connecting a second of the at least two N-type structures to the P-type well and to a ground connection.
- 8. The method of claim 7 further comprising the step of positioning the N-type buried structure to substantially bridge the gap between the at least two separated N-type structures.
- 9. The method of claim 7 further comprising the steps of: building gate structures on top of but electrically insulated from the at least two separated N-type structures, and positioning the gate structures to substantially bridge the gap between the at least two separated N-type structures.
- 10. The method of claim 7 wherein the step of forming at least two N-type structures comprises the step of forming a series of N-type structures into the P-well, wherein alternate of the N-type structures are electrically connected to each other; and where one of the commonly connected N-type structures is electrically connected to the output contact and the other group to ground.
- 11. The method of claim 10 further comprising the step of positioning the N-type buried structures substantially to bridge the gaps between each adjacent N-type structures.
- 12. The method of claim 10 wherein there is an odd number of N-type structures with the center N-type structure is electrically connected to the output contact.
- 13. An electronic system selected from the group consisting of computer processing systems, communications system, display systems, memory systems comprising:
circuitry susceptible to damage from ESD events, a device with an output contact connected to the circuitry, the device comprising:
a P-type well, at least two N-type structures formed in the P-type well, a N-type buried structure proximate the at least two N-type structures, a first electrical connection from the output contact to the N-type buried structure and to a first of the at least two N-type structures, and a second electrical connection from a second of the at least two N-type structures to the P-type well and to a ground connection.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present application claims the benefit of U.S. Provisional Patent Application Serial No. 60/335,912, which was filed on Nov. 2, 2001 by the same inventor and title as the present application, and which provisional application is hereby incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60335912 |
Nov 2001 |
US |