Claims
- 1. A memory cell structure comprising:
a semiconductor substrate of first conductivity type having a surface; a first well region disposed in the substrate adjacent the surface thereof, the first well region of second conductivity opposite to the conductivity of the first conductivity type; a second well region disposed in the first well region adjacent the surface, the second well region of first conductivity type; a floating gate transistor formed in and adjacent the surface, the transistor including:
a floating gate disposed above the surface and electrically isolated therefrom; a control gate disposed above the floating gate and source region and electrically isolated therefrom; a source region disposed in the second well region, the source region of second conductivity type; a drain region disposed in the second well region, the drain region of second conductivity type, the source and drain being disposed adjacent a peripheral region of the floating gate, but separated from each other by the floating gate; a first contact region disposed in the first well and spaced apart from the second well, the first contact region being of second conductivity type and being more conductive than the first well; and a second contact region disposed in the second well and spaced apart from the source region and the drain region, the second contact region being of first conductivity type and being more conductive than the second well.
- 2. A memory cell structure as in claim 1 wherein the first conductivity type is p conductivity type and second conductivity type is n conductivity type.
- 3. A memory cell structure as in claim 1 wherein each of the floating gate and the control gate comprise polycrystalline silicon.
- 4. A memory cell structure as in claim 3 wherein the floating gate is electrically isolated from the substrate and the control gate by silicon dioxide.
- 5. A memory cell structure as in claim 4 wherein each of the first and second contact regions comprise polycrystalline silicon.
- 6. A memory cell as in claim 1 wherein the first well region disposed in the substrate encompasses a plurality of-memory cells.
- 7. A memory cell as in claim 6 wherein the first well region disposed in the substrate encompasses a plurality of additional memory cells, all of which are erasable in a single operation.
- 8. In an integrated circuit having a plurality of memory cells formed on a common semiconductor substrate of first conductivity type, the substrate including a first well region of second conductivity opposite to the conductivity of the first conductivity type, a second well region disposed in the first well region, the second well region of first conductivity type, the memory cells each including a floating gate transistor having a control gate, a floating gate, a source and a drain:
a plurality of additional transistors, at least some of which have gate electrodes disposed on a first thinner dielectric layer and some of which have gate electrodes disposed on a second thicker dielectric layer.
- 9. An integrated circuit as in claim 8 wherein at least some of the plurality of additional transistors have first conductivity type sources and drains.
- 10. An integrated circuit as in claim 8 wherein at least some of the plurality of additional transistors have second conductivity type sources and drains.
- 11. An integrated circuit as in claim 7 wherein at least some of the plurality of additional transistors have first conductivity type sources and drains, and at least some of the plurality of additional transistors have second conductivity type sources and drains.
- 12. An integrated circuit structure comprising:
a semiconductor substrate of first conductivity type having a surface; a first well region disposed in the substrate adjacent the surface thereof, the first well region of second conductivity opposite to the conductivity of the first conductivity type; a second well region disposed in the first well region adjacent the surface, the second well region of first conductivity type; a floating gate transistor formed in and adjacent the surface, the transistor including a floating gate, a control gate, source and drain regions disposed in the second well region; and electrical connections to the floating gate, the control gate, the source region, the drain region, the first well and the second well.
- 13. An integrated circuit structure as in claim 12 further comprising a plurality of additional transistors, at least some of which have gate electrodes disposed on a first thinner dielectric layer and some of which have gate electrodes disposed on a second thicker dielectric layer.
- 14. An integrated circuit as in claim 13 wherein at least some of the plurality of additional transistors have first conductivity type sources and drains.
- 15. An integrated circuit as in claim 13 wherein at least some of the plurality of additional transistors have second conductivity type sources and drains.
- 16. An integrated circuit as in claim 13 wherein at least some of the plurality of additional transistors have first conductivity type sources and drains, and at least some of the plurality of additional transistors have second conductivity type sources and drains.
- 17. A process for fabricating an integrated circuit memory comprising:
in a semiconductor substrate of first conductivity type having a surface; forming a first well region of second conductivity opposite to the conductivity of the first conductivity type, the first well region having a periphery; forming, within the periphery of the first well region, and adjacent the surface, a second well region, the second well region of first conductivity type; forming, also within the periphery of the first well region, a first contact region spaced apart from the second well region, the first contact region being of second conductivity type and being more conductive than the first well; and establishing a first insulating layer on the surface of the substrate depositing a first conductive layer on the first insulating layer to provide a floating gate disposed above the surface of the substrate and electrically isolated therefrom; establishing a second insulating layer on the surface of the first conductive layer; depositing a second conductive layer on the second insulating layer to provide a control gate disposed above the floating gate and electrically isolated therefrom; and using at least the control gate as a mask, introducing dopants into the second well region to form a source region, a drain region, and a second contact region disposed in the second well and spaced apart from the source region and the drain region, the source region, the drain region and the second contact region being of first conductivity type and being more conductive than the second well.
- 18. A process for fabricating an integrated circuit memory comprising:
in a semiconductor substrate of first conductivity type having a surface; forming a first well region of second conductivity opposite to the conductivity of the first conductivity type, the first well region having a periphery; forming, within the periphery of the first well region, and adjacent the surface, a second well region, the second well region of first conductivity type; forming, also within the periphery of the first well region, a first contact region spaced apart from the second well region, the first contact region being of second conductivity type and being more conductive than the first well; and establishing a first insulating layer on the surface of the substrate depositing a first conductive layer on the first insulating layer to provide a floating gate disposed above the surface of the substrate and electrically isolated therefrom; establishing a second insulating layer on the surface of the first conductive layer; depositing a second conductive layer on the second insulating layer to provide a control gate disposed above the floating gate and electrically isolated therefrom; and providing interconnections between the first and the second conductive layer in regions exterior to the first well region.
- 19. A process for fabricating an integrated circuit memory comprising:
in a semiconductor substrate of first conductivity type having a surface; forming a first well region of second conductivity opposite to the conductivity of the first conductivity type, the first well region having a periphery; forming, within the periphery of the first well region, and adjacent the surface, a second well region, the second well region of first conductivity type; forming, also within the periphery of the first well region, a first contact region spaced apart from the second well region, the first contact region being of second conductivity type and being more conductive than the first well; and establishing a first insulating layer on the surface of the substrate; depositing a first conductive layer on the first insulating layer to provide a floating gate disposed above the surface of the substrate and electrically isolated therefrom; establishing a second insulating layer on the surface of the first conductive layer; depositing a second conductive layer on the second insulating layer to provide a control gate disposed above the floating gate and electrically isolated therefrom; and providing a second insulating layer on the surface of the substrate outside the first well region, the second insulating layer having a thickness different from the first insulating layer.
- 20. A method of programming an electrically programmable memory cell which cell includes a transistor formed in a region of semiconductor material, the transistor having a source region, a drain region, a floating gate, and a control gate, the method comprising:
raising the control gate to a first selected potential no greater than 9.0 volts; raising the potential of the drain to no more than 5.0 volts; coupling the source region to ground potential; and placing the region of semiconductor material at a potential below ground potential.
- 21. A method of programming an electrically programmable memory cell which cell includes a transistor formed in a region of semiconductor material, the transistor having a source region, a drain region, a floating gate, and a control gate, the method comprising:
raising the control gate to a first selected potential no greater than 5.0 volts; raising the potential of the drain to no more than 1.0 volts; coupling the source region to ground potential; and placing the region of semiconductor material at a potential below ground potential.
- 22. A method of erasing electrically a programmable memory cell which cell includes a transistor formed in a region of semiconductor material, the transistor having a source region, a drain region, a floating gate, and a control gate, the method comprising:
lowering the potential of the control gate to a first selected potential no more negative than −9.0 volts; disconnecting the source and drain regions from any potential source; and placing the region of semiconductor material at a potential no more positive than 8.0 volts.
- 23. A method of erasing electrically a programmable memory cell which cell includes a transistor formed in a region of semiconductor material, the transistor having a source region, a drain region, a floating gate, and a control gate, the method comprising:
lowering the potential of the control gate to a first selected potential no more negative than −9.5 volts; disconnecting and drain region from any potential source; raising the potential of source region to no more than 6.5 volts; and placing the region of semiconductor material at a potential no more positive than 6.0 volts.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This patent application claims priority from U.S. Provisional Patent application Ser. No. 60/018,694, filed May 30, 1996.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60018694 |
May 1996 |
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09496293 |
Feb 2000 |
US |
Child |
09976232 |
Oct 2001 |
US |
Parent |
08863918 |
May 1997 |
US |
Child |
09496293 |
Feb 2000 |
US |