Claims
- 1. Apparatus comprising:a buffer circuit having a first mode of operation during which an output signal produced by the buffer circuit exhibits one of first and second logic states in response to respective logic states of an input signal, and having a second mode of operation during which the output signal exhibits a third logic state independent of the logic states of the input signal, said third logic state comprising a high impedance state; a control circuit for generating a control signal for causing the buffer circuit to selectively operate in one of the first and second modes of operation; the control circuit being operative for generating the control signal only directly in response to operating power being applied to the control circuit; the control circuit generating the control signal for causing the buffer circuit to operate in the second mode of operation for a predetermined interval subsequent to operating power being applied to the control circuit, said predetermined interval being a function of a time constant of said control circuit; and an operating circuit being coupled to receive the output signal produced by the buffer circuit, said operating circuit being of a type responsive to said high impedance state of the output signal produced by the buffer circuit for entering a normal mode of operation after application of said operating power; and wherein: (i) said control circuit being the sole source of said control signal for said buffer circuit; (ii) said control circuit causing said buffer circuit to operate in said first mode of operation at all times other than said predetermined interval; (iii) said high impedance state of said buffer circuit output is produced only directly in response to said operating power being applied during power up and only for a predetermined finite time period thereafter.
- 2. The apparatus of claim 1 wherein the control circuit comprises a differentiator and wherein the differentiator comprises a resistor and a capacitor coupled in series between a source of operating voltage and a reference level.
- 3. The apparatus of claim 2, wherein the control signal is produced at a circuit node between the resistor and the capacitor.
- 4. The apparatus of claim 3, wherein one terminal of the capacitor is electrically coupled to the source of operating voltage and one terminal of the resistor is electrically coupled to the reference level.
Parent Case Info
This application claims the benefit under 35 U.S.C. §365 of International Application PCT/US00//19258, filed Jul. 14, 2000, which was published in accordance with PCT Article 21(2) on Jan. 25, 2001 in English; and which claims benefit of U.S. Provisional Patent Application Ser. No. 60/144,422 filed Jul. 16, 1999.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
PCT/US00/19258 |
|
WO |
00 |
Publishing Document |
Publishing Date |
Country |
Kind |
WO01/06655 |
1/25/2001 |
WO |
A |
US Referenced Citations (7)
Foreign Referenced Citations (1)
Number |
Date |
Country |
60-116223 |
Jun 1985 |
JP |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/144422 |
Jul 1999 |
US |