Number | Name | Date | Kind |
---|---|---|---|
4760433 | Young et al. | Jul 1988 | A |
5707886 | Consiglio et al. | Jan 1998 | A |
5869366 | Honnigford et al. | Feb 1999 | A |
5885875 | Hsu | Mar 1999 | A |
5894153 | Walker et al. | Apr 1999 | A |
5960290 | Hsu | Sep 1999 | A |
Entry |
---|
Chen et al., “Design Methodology for Optimizing Gate Driven ESD Protection Circuits in Submicron CMOS Processes,” EOS/ESD Symposium, 1997 Proceedings, pp. 230-239. |
Chen, “The Effects of Interconnect Process and Snapback Voltage on the ESD Failure Threshold of NMOS Transistors,” IEEE Trans. Electron Devices, vol. 35, No. 12, pp. 2140-2150. |