Claims
- 1. A method of manufacturing a semiconductor device, which method comprises the steps of:
providing a semiconductor substrate comprising silicon and having a surface; sequentially forming over said substrate surface a layer stack comprising:
a gate oxide layer (a) on said substrate surface, an electrically conductive polysilicon layer (b) on said gate oxide layer, a barrier material layer (c) on said polysilicon layer, a tungsten layer (d) on said barrier material layer, and a silicon nitride layer (e) on said tungsten layer; selectively removing portions of layers (c)-(e) to define a pattern therein exposing sidewall surfaces of said layers (c)-(e); selectively forming a silicon nitride layer (f) covering said exposed sidewall surfaces of said layers (c)-(e), whereby said tungsten layer (d) is encapsulated by the combination of said silicon nitride layers (e) and (f) formed on the uppermost and sidewall surfaces thereof, respectively; selectively removing portions of polysilicon layer (b) to define a pattern therein exposing sidewall surfaces thereof in substantial vertical registry with said sidewall surfaces of layers (c)-(e); and annealing the thus-formed layer stack at an elevated temperature in an oxidizing ambient, whereby said silicon nitride encapsulating layers (e) and (f) prevent oxidation of said tungsten layer (d) during said annealing.
- 2. The method as in claim 1, wherein said semiconductor device comprises a transistor, said electrically conductive polysilicon layer (b) comprises a gate electrode of said transistor, said tungsten layer (d) comprises a gate electrode contact, and the method comprises forming said layer stack on at least a peripheral portion of said substrate surface.
- 3. The method as in claim 2, further comprising:
forming said layer stack on a central portion of said substrate surface; and, after forming gate oxide layer (a) but prior to forming polysilicon layer (b):
forming an electrically conductive polysilicon layer (a′) on said gate oxide layer (a); and forming an interpoly dielectric layer (a″) on said polysilicon layer (a′); the method further comprising the step of selectively removing portions of polysilicon layer (a′) and interpoly dielectric layer (a″) to thereby expose sidewall surfaces thereof in substantial vertical registry with said exposed sidewall surfaces of layers (b)-(e); wherein said semiconductor device comprises a flash-type EEPROM, said polysilicon layer (a′) comprises a floating gate electrode, said polysilicon layer (b) comprises a low sheet resistance control gate electrode, and said tungsten layer (d) comprises a control gate electrode contact.
- 4. The method as in claim 3, comprising annealing by heating in an oxygen containing ambient at a temperature of from about 800 ° C. to about 950 ° C. for from about 30 min. to about 60 min.
- 5. The method as in claim 3, comprising forming said gate oxide layer (a) at a thickness of from about 25 Å to about 150 Å.
- 6. The method as in claim 3, comprising forming said polysilicon layer (a′) at a thickness of from about 250 Å to about 1000 Å.
- 7. The method as in claim 3, comprising forming said interpoly dielectric layer (a″) at a thickness of from about 50 Å to about 300 Å.
- 8. The method as in claim 7, wherein said interpoly dielectric layer (a″) comprises a silicon oxide/silicon nitride/silicon oxide composite.
- 9. The method as in claim 3, comprising forming said polysilicon layer (b) at a thickness of from about 900 Å to about 2500 Å.
- 10. The method as in claim 3, comprising forming said layer (c) of barrier material at a thickness of from about 50 Å to about 300 Å.
- 11. The method as in claim 10, comprising depositing said layer (c) of barrier material comprising tungsten nitride by reactive sputtering of a tungsten target in a nitrogen-containing atmosphere.
- 12. The method as in claim 10, comprising depositing said layer (c) of barrier material comprising titanium nitride deposited by reactive sputtering of a titanium target in a nitrogen-containing atmosphere.
- 13. The method as in claim 3, comprising forming said layer (d) of tungsten at a thickness of from about 700 Å to about 4000 Å by a physical or chemical vapor deposition process.
- 14. The method as in claim 3, comprising forming said layer (e) of silicon nitride on the upper surface of tungsten layer (d) at a thickness of from about 150 Å to about 1,000 Å.
- 15. The method as in claim 3, comprising forming said layer (f) of silicon nitride on said sidewall surfaces of layers (c)-(e) at a width of from about 500 Å to about 2500 Å at its lower end proximate the substrate surface and tapering to essentially no width at its upper, distal end.
- 16. The method as in claim 3, further comprising forming source and drain regions at selected locations of the substrate surface.
- 17. The method as in claim 16, further comprising forming at least one layer of oxide covering at least the sidewall surfaces of said layer stack and said silicon nitride layer (f).
- 18. A semiconductor device, comprising:
a semiconductor substrate comprising silicon and having a surface with at least one active device region formed therein or thereon; a layer stack formed on said substrate over said at least one active device region, said layer stack comprising, in sequence:
a gate oxide layer (a) on said substrate, an electrically conductive polysilicon gate electrode layer (b) on said gate oxide layer, a titanium nitride or tungsten nitride barrier layer (c) on said polysilicon layer, a tungsten gate electrode contact layer (d) on said barrier layer, and a silicon nitride layer (e) on said tungsten layer, said layer stack being patterned to expose sidewall surfaces of layers (b)-(e); and a silicon nitride layer (f) covering said exposed sidewall surfaces of layers (c)-(e), whereby said tungsten layer (d) is encapsulated by the combination of said silicon nitride layers (e) and (f) formed on the uppermost and sidewall surfaces thereof, respectively, thereby preventing oxidation of said tungsten layer (d) during annealing of said device structure at an elevated temperature in an oxidizing ambient. thickness of about 100 Å to about 1500 Å.
- 19. The semiconductor device as in claim 18, comprising a transistor and said at least one active device region is formed at least at a peripheral portion of said semiconductor substrate.
- 20. The semiconductor device as in claim 18, wherein said layer stack further comprises:
an electrically conductive polysilicon layer (a′) on said gate oxide layer (a), and a silicon oxide/silicon nitride/silicon oxide composite interpoly dielectric layer (a″) on said polysilicon layer (a′) and under said polysilicon layer (b), said polysilicon layer (a′) and said composite dielectric layer (a″) patterned to expose sidewall surfaces thereof in substantial vertical registry with the sidewall surfaces of layers (b)-(e) of said layer stack; wherein:
said semiconductor device comprises a flash-type EEPROM, said polysilicon layer (a′) comprises a floating gate electrode, said polysilicon layer (b) comprises a control gate electrode, and said tungsten layer (d) comprises a control gate electrode contact.
CROSS-REFERENCE TO PROVISIONAL APPLICATION
[0001] This application claims priority from provisional patent application Serial No. 60/152,126, filed Sep. 2, 1999, the entire disclosure of which is incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60152126 |
Sep 1999 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09649027 |
Aug 2000 |
US |
Child |
10059119 |
Jan 2002 |
US |