This application is based upon and claims the benefit of priority of the prior Japanese Patent Application No. 2009-228849, filed on Sep. 30, 2009, the entire contents of which are incorporated herein by reference.
The embodiments discussed herein are directed to a turbo decoding device and a communication device.
Conventionally, there are various methods as a communication method that is used for the data transmission and reception of a communication device such as a mobile terminal or a base station. For example, a communication method includes LTE (Long Term Evolution), HSPA+ (High Speed Packet Access+), and the like. Moreover, a communication device that uses LTE and HSPA+ uses a turbo code as an error correction code.
A communication device that uses a turbo code executes an interleaving process and a de-interleaving process in the process of decoding a signal encoded with the turbo code. In this case, an interleaving process is a process for rearranging the order of signals that are stored in a memory. Moreover, a de-interleaving process is a process for restoring the order of signals that are rearranged by the interleaving process.
It is further explained about an example of a turbo decoding process for decoding a signal encoded with a turbo code. For example, a communication device executes, when receiving a signal (A), a decoding process on the received signal (A) and stores its result in a memory. Then, the communication device executes an interleaving process on the signal (A), executes a decoding process on a signal (b) after the interleaving process, and again stores its result in the memory. Then, the communication device executes a de-interleaving process on the signal (B), executes a decoding process on a signal (C) after the de-interleaving process, and stores its result in the memory once more. In this case, the order of the signal (A) and signal (C) is the same.
In this case, the processing methods of an interleaving process and a de-interleaving process are different depending on the coding methods of a turbo code. Moreover, the coding methods of a turbo code are different depending on communication methods. For this reason, for example, LTE and HSPA+ execute different interleaving process and de-interleaving process. For example, a communication device that uses LTE uses “QPP (Quadratic Permutation Polynomial Interleaver)”. On the other hand, a communication device that uses HSPA+ uses “PIL (Prunable Prime Interleaver)”.
When executing a turbo decoding process, there is a communication device that executes a decoding process in parallel by performing reading and writing on a plurality of memories in parallel. For example, the communication device divides a signal into a plurality of signals and concurrently executes a decoding process on the divided signals. In this case, the capacity of each memory and the number of memories mounted on the communication device that concurrently executes the decoding process are different depending on the maximum size of a signal, the processing methods of an interleaving process and a de-interleaving process, the number of processes that are concurrently executed by the communication device, and the like.
For example, because the maximum sizes of a signal in LTE and HSPA+ are different, memories mounted on a communication device that uses LTE and memories mounted on a communication device that uses HSPA+ are different from each other in terms of the capacity of each memory and the number of memories. The technique has been known as disclosed in, for example, Japanese Laid-open Patent Publication Nos. 2008-135813, 2008-219892 and 2008-118628 and International Publication No. WO 2006/082923.
It is desired that a communication device that concurrently executes a decoding process corresponds to a plurality of communication methods. Moreover, it is demanded that the communication device corresponds to turbo decoding processes that are used for the communication methods after corresponding to the plurality of communication methods. Considering that the capacity and number of memories mounted on the communication device that concurrently executes the decoding process are different depending on communication methods, it is required a mounting device that mounts thereon separate memories depending on communication methods.
For example, when a communication device corresponding to both of LTE and HSPA+ is realized, a mounting device separately mounts memories that are used for executing a turbo decoding process by using LTE and memories that are used for executing a turbo decoding process by using HSPA+.
However, there is a problem in that the mounting device separately mounts memories depending on communication methods and thus the burden of memory increases.
According to an aspect of an embodiment of the invention, a turbo decoding device includes a memory unit that stores data in an interleaving process performed in a process of decoding a coded signal encoded with a turbo code; and an access unit that accesses the memory unit to read and write the data. The memory unit includes a plurality of memory circuits, is formed as one memory space by coupling the plurality of memory circuits, and functions as a first bank configuration by which a first capacity is assigned to each bank or a second bank configuration by which a second capacity is assigned to each bank in accordance with a combination of the memory circuits. The access unit selects by which of the first bank configuration and the second bank configuration the memory unit functions in accordance with a communication method of the coded signal and accesses the memory unit in accordance with the selected bank configuration.
The object and advantages of the embodiment will be realized and attained by means of the elements and combinations particularly pointed out in the claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are not restrictive of the embodiment, as claimed.
Preferred embodiments of the present invention will be explained with reference to accompanying drawings. The present invention is not limited to the embodiments explained below. The embodiments can be appropriately combined within a scope in which processing matters do not contradict each other.
It will be explained about an example of the configuration of a turbo decoding device 100 according to the first embodiment with reference to
In the case of an interleaving process performed in the process of decoding a coded signal encoded with a turbo code, the memory unit 101 stores data. Moreover, the memory unit 101 includes a plurality of memory circuits 110 and is formed as one memory space by coupling the plurality of memory circuits 110. Furthermore, the memory unit 101 functions as a first bank configuration 111 by which a first capacity is assigned to each bank or a second bank configuration 112 by which a second capacity is assigned to each bank in accordance with the combination of the memory circuits 110.
The access unit 102 accesses the memory unit 101 to read or write data. Moreover, the access unit 102 selects which of the first bank configuration 111 and the second bank configuration 112 functions as the memory unit 101 in accordance with the communication method of a coded signal, and accesses the memory unit 101 in accordance with the selected bank configuration.
In other words, considering that the capacity and number of memories mounted on a communication device that concurrently executes a decoding process are different depending on communication methods, the turbo decoding device 100 includes the plurality of subdivided memory circuits 110. The turbo decoding device 100 changes the combination of the memory circuits 110 in accordance with a communication method to change the capacity of each bank and the number of banks. As a result, according to the first embodiment, the burden of memory can be suppressed without preparing a memory depending on a communication method.
Next, it will be explained about a turbo decoding device 200 according to the second embodiment. Hereinafter, after the whole picture of the turbo decoding device 200 is simply explained, it will be sequentially explained about the configuration, process, and effect of the turbo decoding device 200.
Whole Picture of Turbo Decoding Device
The whole picture of the turbo decoding device is simply explained. First, it will be simply explained about an example of the turbo decoding device 200 according to the second embodiment with reference to
It will be simply explained about
The turbo decoding device 200 performs a turbo decoding process. In other words, in an example illustrated in
It will be simply explained about a turbo decoding process that is executed by the turbo decoding device 200. When receiving a coded signal (A), the turbo decoding device 200 executes a decoding process on the received coded signal (A) and stores the result in a memory. Then, the turbo decoding device 200 executes an interleaving process on the coded signal (A), executes the decoding process on a signal (B) after the interleaving process, and again stores the result in the memory. Then, the turbo decoding device 200 executes a de-interleaving process on the signal (B), executes the decoding process on a signal (C) after the de-interleaving process, and stores the result in the memory once more.
Moreover, the turbo decoding device 200 corresponds to a plurality of communication methods. For example, the turbo decoding device 200 corresponds to LTE (Long Term Evolution) and HSPA+ (High Speed Packet Access+) as a communication method. Moreover, when executing a turbo decoding process, the turbo decoding device 200 performs the reading and writing on the plurality of memories in parallel to execute the decoding process in parallel. Specifically, the turbo decoding device 200 divides a coded signal into a plurality of signals and concurrently executes the decoding process on the divided signals. Hereinafter, unless it is mentioned particularly, it is explained about the case where the turbo decoding device 200 concurrently executes 16 decoding processes. However, the present invention is not limited to this. For example, the turbo decoding device 200 may concurrently execute 15 or less decoding processes, may concurrently execute 17 or more decoding processes, or may concurrently execute decoding processes of which the number is not defined.
Moreover, as described in detail in the explanation about the configuration of the turbo decoding device 200, the turbo decoding device 200 includes the plurality of memories and changes the combination of memories in accordance with a communication method to change the capacity of each memory bank and the number of memory banks. As a result, the turbo decoding device 200 can execute interleaving and de-interleaving processes that have a different method by using the same memory.
Configuration of Turbo Decoding Device
It will be explained about an example of the configuration of the turbo decoding device 200 according to the second embodiment with reference to
Hereinafter, it will be explained about the case where the turbo decoding device 200 corresponds to LTE and HSPA+ as an example. However, the present invention is not limited to this. For example, the turbo decoding device 200 may correspond to another communication method in addition to LTE and HSPA+. For example, the turbo decoding device 200 may correspond to one of LTE and HSPA+ and a communication method other than LTE and HSPA+. Moreover, the turbo decoding device 200 may correspond to a plurality of communication methods other than LTE and HSPA+ without corresponding to LTE and HSPA+.
Returning to the explanation of
It will be explained about an example of a coded signal that is stored in the received data memory 201 with reference to
Hereinafter, unless it is mentioned particularly, as illustrated in
The size of a coded signal received by the turbo decoding device 200 is different depending on data that are transmitted and received. Moreover, the maximum size of a coded signal is decided by a communication method. For example, when performing the transmission and reception of data by using LTE, the maximum size of a coded signal is “6140 words”. The turbo decoding device 200 receives a coded signal of “0 to 6140 words”. Moreover, for example, when performing the transmission and reception of data by using HSPA+, the maximum size of a coded signal is “5120 words”. In this case, the turbo decoding device 200 receives a coded signal of “0 to 5120 words”.
Returning to the explanation of
The interleave memory 202 stores data in the case of an interleaving process performed in the process of decoding a coded signal. Specifically, the interleave memory 202 includes a plurality of memory circuits and is formed as one memory space by coupling the plurality of memory circuits.
It will be explained about the case where the interleave memory 202 includes the plurality of memory circuits with reference to
In an example illustrated in
It will be explained about the case where one memory space is formed by coupling a plurality of memory circuits with reference to
When HSPA+ is used, considering that the maximum size of a coded signal is “5120 words”, a memory space having the capacity of “5120 words” is formed on the interleave memory 202 as illustrated in
When LTE is used, considering that the maximum size of a coded signal is “6140 words”, a memory space having the capacity of “6140 words” is formed on the interleave memory 202 as illustrated in
Moreover, a memory space formed on the interleave memory 202 is formed by using a plurality of banks. The banks are realized by using separate memory circuits. For example, in
In this case, the banks are formed by using separate memory circuits and the turbo decoding device 200 accesses the banks in parallel to read and write data. In
Moreover, the interleave memory 202 functions as the first bank configuration by which the first capacity is assigned to each bank or functions as the second bank configuration by which the second capacity is assigned to each bank, in accordance with the combination of the memory circuits.
It will be explained about an example of a bank configuration corresponding to each communication method with reference to
It will be explained about the case where HSPA+ is used. In
Moreover, it will be explained about the case where LTE is used. In
It will be explained about an example of a bank configuration of using a plurality of memory circuits with reference to
It will be explained about the case where HSPA+ is used. In other words, it will be explained about the case where the bank configuration illustrated in
It will be explained about the case where LTE is used. In other words, it will be explained about the case where the bank configuration illustrated in
As illustrated in
Now, it will be explained about a physical address that is given to each memory circuit. As described above, one memory space is formed on the interleave memory 202 by coupling the plurality of memory circuits, and a series of physical addresses is previously given to them. Specifically, after considering the bank configuration used by the turbo decoding device 200, a series of physical addresses is previously given to the memory circuits. More specifically, after considering the capacity of each bank in the bank configuration, a series of physical addresses is given. In this case, the physical address given to each memory circuit is the same regardless of the bank configuration. In addition, the memory circuits are previously provided with a series of physical addresses.
Now, it is explained about the case where a bank configuration in which the capacity of each bank is “256 words” and a bank configuration in which the capacity of each bank is “384 words” are used. In this case, considering that the banks are realized with different memory circuits, a series of physical addresses is given to the memory circuits in such a manner that different memory circuits are used every “256 words” and different memory circuits are used every “384 words”. For example, a series of physical addresses is given to the memory circuits in such a manner that memory circuits are changed in the stage of 256 words, 384 words, 512 words (256×2), 768 words (256×3 or 384×2), and the like.
In the case of the explanation using an example illustrated in
In other words, in an example illustrated in
Returning to the explanation of
The decoding arithmetic unit 211 includes a plurality of processing units. In an example illustrated in
When a coded signal is stored in the received data memory 201, the decoding arithmetic unit 211 reads out the coded signal and executes a turbo decoding process on the read coded signal. Specifically, the decoding arithmetic unit 211 executes a turbo decoding process with the cooperation between the decoding arithmetic components. Then, the decoding arithmetic unit 211 stores the coded signal decoded by the turbo decoding process in the interleave memory 202.
It is further explained about a turbo decoding process that is executed with the cooperation between the decoding arithmetic components.
In this case, as illustrated in
Moreover, as illustrated in
Moreover, each decoding arithmetic component executes an interleaving process on the coded signal (2) stored in the interleave memory 202. Then, each decoding arithmetic component executes the decoding process on a coded signal (3) after the interleaving process is executed and again stores a coded signal (4) after the decoding process is executed in the interleave memory 202. In other words, each decoding arithmetic component interchanges the order of the coded signal stored in the interleave memory 202, and then reads out 1/16 of the coded signal (3) of which the order is interchanged and concurrently executes the decoding process. Then, each decoding arithmetic component concurrently stores the part of the coded signal (4) on which the component itself executes the decoding process.
Moreover, each decoding arithmetic component executes a de-interleaving process on the coded signal (4) stored in the interleave memory 202. Then, each decoding arithmetic component executes the decoding process on a coded signal (5) after the de-interleaving process is executed and stores a coded signal (6) after the decoding process is executed in the interleave memory 202 once more. In other words, each decoding arithmetic component reads out 1/16 of the coded signal (5) of which the order is restored and concurrently executes the decoding process. Then, each decoding arithmetic component stores the part of the coded signal (6), on which the component itself executes the decoding process, in the interleave memory 202.
Moreover, each decoding arithmetic component determines whether the interleaving process and the de-interleaving process are repeated by a predetermined number. In this case, when it is determined that the processes are not repeated, each decoding arithmetic component again executes the decoding process, the interleaving process, and the de-interleaving process. On the other hand, when it is determined that the processes are repeated by the predetermined number, each decoding arithmetic component terminates the turbo decoding process. At the time point at which the turbo decoding process is terminated, the coded signal after the turbo decoding process is executed is stored in the interleave memory 202. In addition, each decoding arithmetic component repeats, for example, the interleaving process and the de-interleaving process by eight times. It should be noted that the frequency of repeating the interleaving process and the de-interleaving process is limited to eight times. For example, the frequency may be seven times or less, may be nine times or more, or may be an arbitrary number.
As illustrated in
Returning to the explanation of
The converting unit 212 includes a plurality of converters. In an example illustrated in
In an example illustrated in
It will be in detail explained about the converting unit 212 with reference to
The address offset computing unit 300 is connected to a bank selecting unit 311 and a physical address computing unit 312 of each converter. Moreover, as explained below, the address offset computing unit 300 selects by which of the first bank configuration and the second bank configuration it functions. Moreover, the address offset computing unit 300 assigns a coded signal to each bank.
First, it will be explained about a process in which the address offset computing unit 300 selects by which of the first bank configuration and the second bank configuration it functions. The address offset computing unit 300 selects by which of the first bank configuration and the second bank configuration the interleave memory 202 functions in accordance with a communication method of a coded signal.
For example, the address offset computing unit 300 previously stores a bank configuration every communication method. Furthermore, when a communication method is notified by a user or another device that uses the turbo decoding device 200, the address offset computing unit 300 selects a bank configuration corresponding to the notified communication method. For example, the address offset computing unit 300 selects a bank configuration corresponding to HSPA+ when a communication method is HSPA+ and selects a bank configuration corresponding to LTE when a communication method is LTE.
It will be explained about an example of a bank configuration stored in the address offset computing unit 300 with reference to
For example, as illustrated in
Moreover, in an example illustrated in
In the example explained with reference to
Next, it will be explained about a process in which the address offset computing unit 300 assigns a coded signal to each bank. The address offset computing unit 300 executes a process to be explained below whenever the data size of a coded signal is changed. In other words, whenever the data size of the coded signal stored in the received data memory 201 is changed, the address offset computing unit 300 assigns a coded signal to each bank once more.
The address offset computing unit 300 computes a data size assigned for each bank by using the data size of the coded signal and the number of banks stored in the received data memory 201, and assigns a coded signal to each bank for each computed data size.
For example, it is explained about the case where the data size of a coded signal is “3200 words” and the number of banks is “16”. In this case, the address offset computing unit 300 divides the data size “3200” by the number of banks “16” to compute the data size “200” to be assigned to each bank. Then, the address offset computing unit 300 assigns “200-word” data to 16 banks. For example, the address offset computing unit 300 assigns data from a logical address “0” to a logical address “199” to bank #0 and assigns data from a logical address “200” to a logical address “399” to bank #1. Moreover, the address offset computing unit 300 similarly assigns data of logical addresses “400” to “3199” to banks.
Hereinafter, in the coded signal assigned to each bank, a minimum logical address is referred to as “ADRMINI” and a maximum logical address is referred to as “ADRMAX”. For example, it is explained about the case where the address offset computing unit 300 assigns the coded signal from the logical address “0” to the logical address “199” to bank #0. In this case, “ADRMINI” of bank #0 is “0” and “ADRMAX” is “199”. In other words, the address offset computing unit 300 sets ADRMINI and ADRMAX for each bank to assign a coded signal to each bank.
It is further explained about an example of ADRMINI and ADRMAX that are set for each bank with reference to
As illustrated in
In this case, the size of a coded signal that is assigned to each bank is different depending on the size of a coded signal. For example, in an example of
Returning to the explanation of
The bank selecting unit 311 selects one bank of the interleave memory 202 by using the logical address of the coded signal that is an access target and ADRMINI and ADRMAX that are set for each bank by the address offset computing unit 300. In other words, the bank selecting unit 311 selects a bank in which data identified by the logical address is stored.
Specifically, the bank selecting unit 311 identifies a combination including a logical address among ADRMINI and ADRMAX that are set for each bank by the address offset computing unit 300. In other words, the bank selecting unit 311 identifies a combination of ADRMINI and ADRMAX that satisfies the following Relation (1). Then, the bank selecting unit 311 selects a bank corresponding to the identified combination.
ADRMINI #n≦(logical address)≦ADRMAX #n (1)
The #n of Relation (1) corresponds to a number of a bank. For example, in an example illustrated in
For example, it is specifically explained by using a logical address “240”. Moreover, it is explained by using the example illustrated in
Returning to the explanation of
Moreover, the reference numbers 700 to 702 of
As illustrated in (1) of
A physical address computation process performed by the physical address computing unit 312 is like the following Expression (2).
(Physical address)=(Logical address)−ADRMINI #n+ADROFS #n (2)
In Expression (2), #n corresponds to a number that indicates a bank selected by the bank selecting unit 311. For example, when bank #1 is selected by the bank selecting unit 311, the value of ADRMINI #1 and the value of ADROFS #1 are assigned. More specifically, when ADRMINI #1 is “200” and ADROFS #1 is “384”, the following Expression (2) becomes Expression (3).
(Physical address)=(Logical address)−200+384 (3)
Returning to the explanation of
The access selecting unit 213 is connected to the converting unit 212 and the interleave memory 202. The access selecting unit 213 is, for example, an electronic circuit such as ASIC, FPGA, CPU, or MPU. The access selecting unit 213 receives a RAM selection signal and a memory position signal from each converter, and controls an access to the interleave memory 202 in such a manner that an access is not performed on the same memory circuit at the same time. Specifically, when receiving the same RAM selection signal from the plurality of converters, the access selecting unit 213 controls sequential accesses without simultaneously accessing to the plurality of memory circuits.
Moreover, the access selecting unit 213 performs access selection not in the unit of bank but in the unit of memory circuit. This is based on the fact that a combination of memory circuits for realizing a bank is different depending on communication methods in the second embodiment. In other words, the access selecting unit 213 performs access selection not in the unit of bank but in the unit of memory circuit, and thus can use the common access selecting unit 213 without providing the access selecting unit 213 every communication method or every combination of memory circuits for realizing a bank.
In the second embodiment, actually, the plurality of converters does not designate the same RAM selection signal simultaneously. Specifically, the decoding arithmetic components #0 to #15 respectively access different banks in the case of reading and writing. Moreover, the banks are realized by using separate memory circuits. For this reason, the plurality of converters does not designate the same RAM selection signal simultaneously.
In this way, as described above, the converting unit 212 selects by which of the first bank configuration and the second bank configuration the interleave memory 202 functions in accordance with a communication method of a coded signal. Then, the converting unit 212 controls an access to the interleave memory 202 in accordance with the selected bank configuration.
Specifically, the converting unit 212 assigns a logical address to each bank for each divided coded signal after dividing a coded signal by the number of banks. Then, when receiving a logical address, the converting unit 212 identifies a bank corresponding to data identified by the received logical address, converts the logical address into a physical address for the identified bank, and accesses a position that is identified by the physical address.
Returning to the explanation of
Process by Turbo Decoding Device
Next, it will be explained about a flow example of a process that is performed by the turbo decoding device 200 according to the second embodiment with reference to
As illustrated in
Then, each decoding arithmetic component executes an interleaving process on the coded signal (2) stored in the interleave memory 202 (Step S105), and executes the decoding process on a coded signal (3) after the interleaving process (Step S106). In other words, each decoding arithmetic component interchanges the order of the coded signal (2) stored in the interleave memory 202, and then reads out 1/16 of the coded signal (3) of which the order is interchanged and concurrently executes the decoding process. Then, each decoding arithmetic component again stores a coded signal (4), after the decoding process is executed, in parallel in the corresponding bank of the interleave memory 202 (Step S107).
Then, each decoding arithmetic component executes a de-interleaving process on the coded signal (4) stored in the interleave memory 202 (Step S108), and executes the decoding process on a coded signal (5) after the de-interleaving process is executed (Step S109). In other words, each decoding arithmetic component restores the order of the coded signal (4) stored in the interleave memory 202, and then reads out 1/16 of the coded signal (5) of which the order is restored and concurrently executes the decoding process. Then, each decoding arithmetic component once more stores a coded signal (6), after the decoding process is executed, in parallel in the corresponding bank of the interleave memory 202 (Step S110).
In this case, each decoding arithmetic component determines whether the interleaving process and the de-interleaving process are repeated by a predetermined number (Step S111). In other words, each decoding arithmetic component determines whether a series of processes of the Steps S104 to S109 is executed by the predetermined number. When it is determined that the processes are not repeated (Step S111: NO), each decoding arithmetic component returns to Step S105 and again executes a series of processes of Steps S104 to S109. On the other hand, when it is determined that the processes are executed (Step S111: YES), each decoding arithmetic component terminates the turbo decoding process, and then the output control unit 214 outputs data after the turbo decoding process (Step S112).
The processing procedures are not limited to the order. The processing procedures may be appropriately changed within the scope in which processing matters are not contradicted. For example, the coded signal may be stored in the interleave memory 202 as it is without executing the decoding process at Step S103.
Process of Converting Unit
Next, it will be explained about a flow example of a process that is performed by the converting unit 212 according to the second embodiment with reference to
As illustrated in
Then, the physical address computing unit 312 computes a physical address (Step S203). In other words, for example, the physical address computing unit 312 computes what number logical address from ADRMINI set for bank #1 is the logical address “240”. For example, in an example illustrated in (1) of
Coded Signal Assignment Process
Next, it will be explained about a flow example of a coded signal assignment process according to the second embodiment with reference to
As illustrated in
Then, the address offset computing unit 300 assigns the coded signal to each bank for each computed data size (Step S303). In other words, for example, the address offset computing unit 300 assigns “200-word” data to each of 16 banks. More specifically, the address offset computing unit 300 assigns data of logical addresses “0” to “199” to bank #0 and similarly assigns data of logical addresses “200” to “3199” to the banks. In other words, the address offset computing unit 300 computes a data size to be assigned to each bank and sets ADRMINI and ADRMAX in each bank, in such a manner that the coded signal is assigned to all banks.
It should be noted that the processing procedures are not limited to the case where the processing procedures are executed prior to a series of processes illustrated in
Bank Configuration Selection Process
Next, it will be explained about a flow example of a bank configuration selection process according to the second embodiment with reference to
As illustrated in
It should be noted that the processing procedures are not limited to the case where the processing procedures are executed prior to a series of processes illustrated in
As described above, according to the second embodiment, the turbo decoding device 200 includes the interleave memory 202, and accesses the interleave memory 202 to read and write data. Moreover, the interleave memory 202 includes the plurality of memory circuits, and is formed as one memory space by coupling the plurality of memory circuits. Moreover, the interleave memory 202 functions as the first bank configuration by which the first capacity is assigned to each bank or the second bank configuration by which the second capacity is assigned to each bank, in accordance with a combination of the memory circuits. Moreover, the turbo decoding device 200 selects by which of the first bank configuration and the second bank configuration the interleave memory 202 functions in accordance with a communication method of a coded signal, and accesses the interleave memory 202 in accordance with the selected bank configuration. As a result, according to the second embodiment, the turbo decoding device 200 corresponding to the plurality of communication methods can suppress the burden of memory because a memory for each communication method is not prepared. In other words, according to the second embodiment, because a separate memory is not mounted depending on a communication method such as LTE or HSPA+ or a processing method of the turbo decoding process such as QPP or PIL, the turbo decoding device can suppress the burden of memory.
In particular, a part executing a turbo decoding process occupies around 80% in a baseband processing unit. According to the second embodiment, because a turbo-decoding processing unit that occupies the most of the baseband processing unit can be shared in different communication methods and the turbo decoding device can be downsized, components can be shared and low cost can be realized.
Moreover, the turbo decoding device 200 converts a logical address into a physical address and accesses a position that is identified by the physical address. As a result, even if a bank configuration is changed in accordance with the change of a communication method, the same converting unit 212 can be shared without mounting the separate converting unit 212 for each bank configuration by specifying an access destination by using the same process.
In the second embodiment, after considering the capacity of each bank, a series of physical addresses that is used irrespective of the bank configuration is given to the memory circuits. As a result, because a process that is executed by a converter is not changed even if the bank configuration is changed, the same converter can be used regardless of a bank configuration.
Moreover, the turbo decoding device 200 assigns a logical address to each bank for each divided coded signal that is obtained by dividing a coded signal by the number of banks. Then, the turbo decoding device 200 identifies a bank corresponding to data that is identified by the logical address of a coded signal to be accessed, and converts the logical address into a physical address for the identified bank. The turbo decoding device 200 then accesses a position that is identified by the physical address. As a result, because data are not unevenly distributed in any bank and data can be dispersedly arranged in banks, the turbo decoding device can access plural banks in parallel in the case of a decoding process. Therefore, the turbo decoding device can concurrently execute the decoding process and can quickly execute the decoding process.
It has been explained about the embodiments of the present invention till now. The present invention may be also realized by another embodiment in addition to the embodiments described above. Therefore, it will be below explained about the other embodiment.
System Configuration
Moreover, among the processes described in the present embodiments, the whole or a part of processes that have been automatically performed can be manually performed. Alternatively, the whole or a part of processes that have been manually performed can be automatically performed in a well-known method. For example, a user may manually perform the notification of a communication method, or the turbo decoding device may identify a communication method by analyzing the communication method from the received coded signal. Also, processing procedures, control procedures, concrete titles, and information including various types of data and parameters (
Each component of each device illustrated in the drawings is a functional concept. Therefore, these components are not necessarily constituted physically as illustrated in the drawings. In other words, the specific configuration of dispersion/integration of each device is not limited to the illustrated configuration. Therefore, all or a part of each device can dispersed or integrated functionally or physically in an optional unit in accordance with various types of loads or operating conditions. For example, in the case of the explanation using the example illustrated in
As described above, according to an aspect of the present invention, the burden of memory can be suppressed.
All examples and conditional language recited herein are intended for pedagogical purposes to aid the reader in understanding the invention and the concepts contributed by the inventor to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions, nor does the organization of such examples in the specification relate to a showing of the superiority and inferiority of the invention. Although the embodiments of the present invention have been described in detail, it should be understood that the various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2009228849 | Sep 2009 | JP | national |