Claims
- 1. A semiconductor memory comprising:a pair of diffused layers formed in a surface area of a semiconductor substrate; and a gate electrode formed on a gate insulating film on the semiconductor substrate between said pair of diffused layers, so that carriers are trapped in the gate insulating film by applying a predetermined voltage to said gate electrode, thereby 2-bit information is capable of being recorded, and wherein the gate insulating film is formed higher in carrier trap characteristic at positions near said pair of diffused layers than in a remaining area.
- 2. A semiconductor memory according to claim 1, wherein a charge trap film higher in carrier trap characteristic than said gate insulating film is formed in said gate insulating film at the positions near said pair of diffused layers.
- 3. A semiconductor memory according to claim 2, wherein said gate insulating film is formed thinner at the positions near said pair of diffused layers than in the remaining area.
- 4. A semiconductor memory according to claim 1, wherein said gate insulating film is formed smaller in film thickness in electrical capacitance conversion at the positions near said pair of diffused layers than in the remaining area.
- 5. A semiconductor memory according to claim 2, wherein another charge trap film is formed on said gate insulating film, and said gate electrode is formed on said other charge trap him on said gate insulating film.
- 6. A semiconductor memory comprising:a pair of diffused layers formed in a surface area of a semiconductor substrate; and a gate electrode formed on a gate insulating film on the semiconductor substrate between said pair of diffused layers, so that carriers are trapped in the gate insulating film by applying a predetermined voltage to said gate electrode, and wherein the gate insulating film is formed higher in carrier trap characteristic at positions near said pair of diffused layers than in a remaining area, a charge trap film higher in carrier trap characteristic than said gate insulating film is formed in said gate insulating film at the positions near said pair of diffused layers, and another charge trap film is formed on said gate insulating film, and said gate electrode is formed on said other charge trap film on said gate insulating film.
Priority Claims (1)
Number |
Date |
Country |
Kind |
11-250780 |
Sep 1999 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a continuation of Application PCT/JP00/03468, filed May 30, 2000, now abandoned.
US Referenced Citations (4)
Foreign Referenced Citations (5)
Number |
Date |
Country |
48-073086 |
Oct 1973 |
JP |
56-32464 |
Mar 1981 |
JP |
60-161674 |
Aug 1985 |
JP |
5-145080 |
Jun 1993 |
JP |
WO 9907000 |
Feb 1999 |
WO |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/JP00/03468 |
May 2000 |
US |
Child |
10/085023 |
|
US |