Claims
- 1. A split gate EEPROM flash memory device formed on a doped silicon semiconductor substrate comprising:said device including a floating gate electrode stack with undoped polysilicon as the floating gate electrode and a dielectric layer formed on the substrate, and a control gate electrode stack with doped polysilicon and a second dielectric layer; with said control gate electrode stack being located in a split-gate configuration with respect to said floating gate electrode stack, a source region extending beneath said floating gate electrode stack, and a drain region self-aligned with said control gate electrode stack.
- 2. A split gate EEPROM flash memory device formed on a doped silicon semiconductor substrate comprising:an oxide layer upon the surface of said substrate, an undoped first polysilicon layer upon said substrate, said oxide layer and said undoped first polysilicon layer patterned into a floating gate electrode stack, a tunnel oxide layer over said floating gate electrode stack and over said substrate aside from said floating gate electrode stack, a doped, second polysilicon layer over said tunnel oxide layer, said tunnel oxide layer and said second polysilicon layer patterned into a split control gate electrode above said substrate and crossing over only one edge of said floating gate electrode stack, and said device formed in the configuration of a split gate EEPROM flash memory device a source region extending beneath said floating gate stack and a drain region self-aligned with said control gate stack.
- 3. The device of claim 2 wherein said oxide layer is composed of silicon dioxide (SiO2) and has a thickness from about 50 Å to about 100 Å.
- 4. The device of claim 2 wherein:said oxide layer is composed of silicon dioxide (SiO2) and has a thickness from about 50 Å to about 100 Å, and said undoped first polysilicon layer has a thickness from about 500 Å to about 1,500 Å.
- 5. The device of claim 2 wherein:said oxide layer is composed of silicon dioxide (SiO2) and has a thickness from about 50 Å to about 100 Å, said undoped first polysilicon layer has a thickness from about 500 Å to about 1,500 Å, and said blanket tunnel oxide layer has a thickness from about 150 Å to about 300 Å.
- 6. The device of claim 2 wherein said floating gate electrode and said control gate electrode are in proximity along the sidewalls thereof.
- 7. A split gate EEPROM flash memory device formed on a doped silicon semiconductor substrate comprising:an oxide layer upon the surface of said substrate, an undoped first polysilicon layer upon said substrate, said oxide layer and said undoped first polysilicon layer patterned into a floating gate electrode stack, a tunnel oxide layer over said floating gate electrode stack and over said substrate aside from said floating gate electrode stack, a doped, second polysilicon layer over said tunnel oxide layer, said tunnel oxide layer and said second polysilicon layer patterned into a split control gate electrode above said substrate and crossing over only one edge of said floating gate electrode stack, and said device formed in the configuration of a split gate EEPROM flash memory device a source region extending beneath said floating gate stack and a drain region self-aligned with said control gate stack, said oxide layer is composed of silicon dioxide (SiO2) and has a thickness from about 50 Å to about 100 Å, said undoped first polysilicon layer has a thickness from about 500 Å to about 1,500 Å, said blanket tunnel oxide layer has a thickness from about 150 Å to about 300 Å, and said floating gate electrode and said control gate electrode are in proximity along the sidewalls thereof.
- 8. A split gate EEPROM flash memory device on a doped silicon semiconductor substrate comprising:an oxide layer formed upon the surface of said substrate, an undoped first polysilicon layer formed upon said substrate, said oxide layer and said undoped first polysilicon layer formed into a floating gate electrode stack with a concave upper surface on said floating gate electrode, a blanket tunnel oxide layer formed over said floating gate electrode stack and over said substrate aside from said floating gate electrode stack, a doped, second polysilicon layer formed over said tunnel oxide layer, said blanket tunnel oxide layer and said second polysilicon layer patterned into a split control gate electrode above said substrate and crossing over only one edge of said floating gate electrode stack, and said device being in the configuration of a split gate EEPROM flash memory device a source region extending beneath said floating gate stack and a drain region self-aligned with said control gate stack.
- 9. The device of claim 8 wherein:said oxide layer is composed of silicon dioxide (SiO2) and has a thickness from about 50 Å to about 100 Å, said undoped first polysilicon layer has a thickness from about 500 Å to about 1,500 Å, and said blanket tunnel oxide layer has a thickness from about 150 Å to about 300 Å.
- 10. The device of claim 8 wherein:said oxide layer is composed of silicon dioxide (SiO2) and has a thickness from about 50 Å to about 100 Å, said undoped first polysilicon layer has a thickness from about 500 Å to about 1,500 Å, and said blanket tunnel oxide layer has a thickness from about 150 Å to about 300 Å, and said floating gate electrode and said control gate electrode are in proximity along the sidewalls thereof.
- 11. A split gate EEPROM flash memory device formed on a doped silicon semiconductor substrate comprising:said device including a floating gate electrode stack with a dielectric layer, undoped polysilicon and a polysilicon oxide hard mask as the floating gate electrode formed on the substrate, and a control gate electrode stack with doped polysilicon and a second dielectric layer; with said control gate electrode stack being located in a split-gate configuration with respect to said floating gate electrode stack, a source region extending beneath said floating gate electrode stack, and a drain region self-aligned with said control gate electrode stack.
- 12. A split gate EEPROM flash memory device formed on a doped silicon semiconductor substrate comprising:an oxide layer upon the surface of said substrate, an undoped first polysilicon layer upon said substrate, a polysilicon oxide hard mask formed over the undoped first polysilicon layer, said oxide layer, said undoped first polysilicon layer, and said polysilicon oxide hard mask patterned into a floating gate electrode stack, a tunnel oxide layer over said floating gate electrode stack and over said substrate aside from said floating gate electrode stack, a doped, second polysilicon layer over said tunnel oxide layer, said tunnel oxide layer and said second polysilicon layer patterned into a split control gate electrode above said substrate and crossing over only one edge of said floating gate electrode stack, and said device formed in the configuration of a split gate EEPROM flash memory device, a source region extending beneath said floating gate stack and a drain region self-aligned with said control gate stack.
- 13. The device of claim 12 wherein said oxide layer is composed of silicon dioxide (SiO2) and has a thickness from about 50 Å to about 100 Å.
- 14. The device of claim 12 wherein:said oxide layer is composed of silicon dioxide (SiO2) and has a thickness from about 50 Å to about 100 Å, and said undoped first polysilicon layer has a thickness from about 500 Å to about 1,500 Å.
- 15. The device of claim 12 wherein:said oxide layer is composed of silicon dioxide (SiO2) and has a thickness from about 50 Å to about 100 Å, said undoped first polysilicon layer has a thickness from about 500 Å to about 1,500 Å, and said blanket tunnel oxide layer has a thickness from about 150 Å to about 300 Å.
- 16. The device of claim 12 wherein said floating gate electrode and said control gate electrode are in proximity along the sidewalls thereof.
- 17. A split gate EEPROM flash memory device formed on a doped silicon semiconductor substrate comprising:an oxide layer upon the surface of said substrate, an undoped first polysilicon layer upon said substrate, a polysilicon oxide hard mask formed over the undoped first polysilicon layer, said oxide layer, said undoped first polysilicon layer and said polysilicon oxide hard mask patterned into a floating gate electrode stack, a tunnel oxide layer over said floating gate electrode stack and over said substrate aside from said floating gate electrode stack, a doped, second polysilicon layer over said tunnel oxide layer, said tunnel oxide layer and said second polysilicon layer patterned into a split control gate electrode above said substrate and crossing over only one edge of said floating gate electrode stack, and said device formed in the configuration of a split gate EEPROM flash memory device with a source region extending beneath said floating gate stack and a drain region self-aligned with said control gate stack, said oxide layer is composed of silicon dioxide (SiO2) and has a thickness from about 50 Å to about 100 Å, said undoped first polysilicon layer has a thickness from about 500 Å to about 1,500 Å, said blanket tunnel oxide layer has a thickness from about 150 Å to about 300 Å, and said floating gate electrode and said control gate electrode are in proximity along the sidewalls thereof.
- 18. A split gate EEPROM flash memory device on a doped silicon semiconductor substrate comprising:an oxide layer formed upon the surface of said substrate, an undoped first polysilicon layer formed upon said substrate, said oxide layer and said undoped first polysilicon layer formed into a floating gate electrode stack with a concave upper surface on said floating gate electrode, a blanket tunnel oxide layer formed over said floating gate electrode stack and over said substrate aside from said floating gate electrode stack, a doped, second polysilicon layer formed over said tunnel oxide layer, said blanket tunnel oxide layer and said second polysilicon layer patterned into a split control gate electrode above said substrate and crossing over only one edge of said floating gate electrode stack, and said device being in the configuration of a split gate EEPROM flash memory device with a source region said floating gate stack and a drain region self-aligned with said control gate stack.
- 19. The device of claim 18 wherein:said oxide layer is composed of silicon dioxide (SiO2) and has a thickness from about 50 Å to about 100 Å, said undoped first polysilicon layer has a thickness from about 500 Å to about 1,500 Å, and said blanket tunnel oxide layer has a thickness from about 150 Å to about 300 Å.
- 20. The device of claim 18 wherein:said oxide layer is composed of silicon dioxide (SiO2) and has a thickness from about 50 Å to about 100 Å, said undoped first polysilicon layer has a thickness from about 500 Å to about 1,500 Å, and said blanket tunnel oxide layer has a thickness from about 150 Å to about 300 Å, and said floating gate electrode and said control gate electrode are in proximity along the sidewalls thereof.
Parent Case Info
This is a division of patent application Ser. No. 09/156,054, filing date Sep. 17, 1998, Undoped Polysilicon As The Floating Gate Of A Split-Gate Flash Cell And Method Of Manufacture Thereof, assigned to the same assignee as the present invention.
US Referenced Citations (9)