This invention relates to a system for unicasting or multicasting IP packets. ATM cells etc.
As a switch for processing a multicast cell, for example. Japanese patent application laid-open No.9-162879 (1997) discloses a shared buffer type ATM. This ATM switch has address buffers provided for its output ports, respectively. The multicast is conducted by sequentially transferring the address pointer of a shared buffer where a multicast cell is stored. Also, the ATM switch needs to be provided with a counter for confirmation of the number of broadcast to be decremented every time a multicast cell is output.
However, the ATM switch has problems below.
The first problem is that it is necessary to provide a large amount of the buffer for multicast so as to cope with a case that the ratio of multicast calls in traffic increases.
The second problem is that it may cause the lowering of throughput since the subsequent multicast processing cannot be run before the counter for confirmation of the number of broadcast becomes zero.
Accordingly, it is an object of the invention to provide a unicast/multicast system that allows a unicast cell and a multicast cell to be processed in the same circuit.
According to the invention, a unicast/multicast system, comprises: comprises:
The invention will be explained in more detail in conjunction with the appended drawings, wherein:
The preferred embodiments of the invention will be explained below, referring to the drawings.
Referring to
The internal cell generating section 10 converts global user data such as IP packet and ATM cell into internal cell. As shown by a format diagram in
A unicast/multicast system in the first preferred embodiment according to the invention will be explained below, referring to
In this embodiment, as the output port conversion table 13, a memory 13B such as RAM (random access memory) or ROM (read-only memory) is used. In this case, the output index information to be extracted by a memory reading control circuit 12B to function as the index search section 12 corresponds to an address of the memory 13B, and the output port number corresponds to data to be written in each address of the memory 13B. Also, the memory 13D also functions as the destination-based distribution section 16. The output port number is stored in the form of bit pattern so as to facilitate the control of the gate section 15B. In case of the bit pattern form, the number n of ports corresponds to the data width of the memory 13B. Therefore, when a complete unicast region is, in advance, made using a memory of wide data width, it can cope with even such a case that the number n of ports increases, by adding bit pattern information for the multicast to the memory 13B.
When the memory reading control circuit 12B receives a header field from the internal cell receiving section 10, it extracts the output index information from the header field and then conducts the read operation to the memory 13B using the extracted output index information as address. In reply to this, the memory 13B outputs, as output port number, data corresponding to the output index information (≈memory address). The gate section 15B allows a buffer corresponding to a bit with “1” of the data output from the memory 13B to be enabled.
On the other hand, an internal cell sent to a delay circuit 14B is delayed in the delay circuit 14B during the processing time required to determine the route of the gate section 15B. After the internal route of the gate section 15B is determined, the internal cell is output from the delay circuit 14, passing through the enabled buffer of the gate section 15B, written into only a FIFO type buffer corresponding to the enabled buffer. In case of the multicast, they are written into multiple FIFO buffers of the FIFO buffers 17-1 to 17-n, and in case of the unicast, it is written into one FIFO buffer of the FIFO buffers 17-1 to 17-n.
In the second preferred embodiment of the invention, even in a case that a multicast cell is desired to be subject to the priority switching, it is nor necessary to provide separate circuits for the unicast and multicast in an existing circuit composition.
Referring to
FIFO buffers 17C-1 to 17C-n are provided for output ports, respectively, and FIFO buffers 17D-1 to 17D-n are provided for output ports, respectively. The FIFO buffers 17C-1 to 17C-n are provided for the unicast, and the FIFO buffers 17D-1 to 17D-n are provided for the multicast. Also, a FIFO buffer 17C-1 and a FIFO buffer 17D-i are provided for an i-th output port. The gate section 15B is the same as that in the first embodiment. Agate section 15C in the second embodiment is an additional gate, and allows an internal cell passed through the gate section 15B to be alternatively supplied to either FIFO 17C-i for the unicast or FIFO 17D-i for the multicast. The internal cell receiving section 10, memory 13B and delay circuit 14 are the same as those in the first embodiment.
When the internal cell receiving section 10 receives an internal cell, it extracts the header field of the internal cell and sends it to the memory reading control circuit 12C. Then, the memory reading control circuit 12C outputs the unicast/multicast identifier 71 of the header field to the gate section 15C, and outputs the output index information 72 thereof to the memory 13B. The memory 13B outputs, similarly to the first embodiment, a bit pattern corresponding to the output index information. The gate section 15B allows, similarly to the first embodiment, a buffer corresponding to a bit with “1” of the output bit pattern to be enabled. The gate section 15C allows a buffer corresponding to a FIFO buffer 17C-i for the unicast or a FIFO buffer 17D-i for the multicast to be enabled, according to the value of the unicast/multicast identifier 71. On the other hand, like the first embodiment, the internal cell sent from the internal cell receiving section 10 to the delay circuit 14B is delayed in the delay circuit 14B during a predetermined time, then passed through the enabled buffer of the gate section 15B. Then, if the unicast is designated by the unicast/multicast identifier 71, the internal cell passed through the enabled buffer of the gate section 15B is passed through a buffer of the gate section 15C corresponding to a FIFO buffer 17C-i for the unicast and written into the FIFO buffer 17C-i for the unicast. If the multicast is designated by the unicast/multicast identifier 71, the internal cell is passed through buffers of the gate section 15C corresponding to FIFO buffers 17D-i for the multicast and written into the FIFO buffers 17D-i for the multicast. Buffer management sections 17E-1 to 17E-n monitor the existence of internal cell stored in the FIFO buffers 17C-1 to 17C-n and 17D-1 to 17D n. When it detects that the internal cell is stored in any of the FIFO buffers, it sends the switching request to the switching request adjusting section 19. When the transfer allowance to the crosspoint switch is issued from the switching request adjusting section 19, if there is stored a multicast cell, the buffer management sections 17E-1 to 17E-n transfers, by priority, the multicast cell to the crosspoint switch.
Advantages of the Invention
First, since a unicast cell is similarly handled in the particular form of multicast cell, separate circuits for unicast cell and multicast cell is not necessary. Therefore, the processing circuit can be simplified.
Second, although the conventional system needs to be provided with separate buffers for the storing inside the system since the unicast cell and multicast cell are processed therein separately, in this invention the buffers for the multicast are not needed since the multicast cell is processed like the unicast cell.
Third, even when it is used with a crosspoint switch having no multicast function (=being not able to connect simultaneously to multiple routes), the multicast can be achieved.
Although the invention has been described with respect to specific embodiment for complete and clear disclosure, the appended claims are not to be thus limited but are to be construed as embodying all modification and alternative constructions that may be occurred to one skilled in the art which fairly fall within the basic teaching here is set forth.
Number | Date | Country | Kind |
---|---|---|---|
11-281549 | Oct 1999 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5267235 | Thacker | Nov 1993 | A |
6115379 | Flanders et al. | Sep 2000 | A |
6212182 | McKeown | Apr 2001 | B1 |
6349097 | Smith | Feb 2002 | B1 |
Number | Date | Country |
---|---|---|
A 5-136814 | Jun 1993 | JP |
A 5-236011 | Sep 1993 | JP |
A 8-251173 | Sep 1996 | JP |
A 9-93257 | Apr 1997 | JP |
A 10-190663 | Jul 1998 | JP |