Claims
- 1. In a multi-channel digital recorder that includes memory for each track of each channel a method for synchronizing playback of information recorded on different tracks on a tape media including the steps of,
- measuring memory fullness of each track;
- averaging memory fullness of tracks not recorded to provide an average fullness measurement; and
- utilize that average fullness measurement to control tape speed.
- 2. A method as recited in claim 1, further including converting the memory fullness of each track to a voltage producing a single voltage as the average of memory fullness measurement; and
- controlling, with that single voltage, the output of an oscillator that controls tape speed.
- 3. A method as recited in claim 1, further including, moving the tape at a medium speed when all tracks are recording.
- 4. Apparatus for providing uniform tape speed control for a multi-channel digital tape recorder comprising,
- logic circuitry for each channel for conversion of an analog signal to digital form and recording that digital data on a tape media and includes tape speed control circuitry and circuitry for retrieving that recorded data to pass most likely correct information for playback;
- first-in-first-out buffer memory means connected to receive the information flow passed from said digital tape recorder;
- means for measuring the fullness of said buffer memory means and passing that information to gate means;
- gate means connected to receive the measurement of said fullness of said buffer memory means of each channel and to receive channel status information as to the conditions that data is present and that information is not being recorded, to pass said fullness measurement when both said channel status conditions are present;
- averaging means connected to receive said measurements of said buffer memory means fullness from said gate means for providing an average buffer memory means fullness; and
- oscillator means connected to receive said averaged buffer memory means fullness whose output frequency reflects said averaged buffer memory means fullness and is connected to control operation of said tape speed control circuitry.
- 5. Apparatus for providing uniform tape speed control as recited in claim 4, further including
- switch means arranged with said oscillator means whereby if no indicator of buffer memory means fullness is present, said switch means will pass a voltage to operate the tape speed control circuitry at a medium speed.
Parent Case Info
This is a division of U.S. patent application Ser. No. 055,689 filed July 6, 1979, now U.S. Pat. No. 4,328,580 issued May 4, 1982, entitled APPARATUS AND IMPROVED METHOD FOR PROCESSING OF DIGITAL INFORMATION.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4218713 |
Horak et al. |
Aug 1980 |
|
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin vol. 2 No. 5 Feb. 1960 pp. 86-89 Buffer System, Skov et al. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
55689 |
Jul 1979 |
|