Claims
- 1. A computer system, comprising:
a central processing unit connected to a memory system by a system bus; an I/O system, connected to the system bus by a bus interface device; and at least one sense amplifier, for sensing a logic level of a data signal contained in said central processing unit, said data signal being a first signal of a differential pair of signals, and said sense amplifier for generating a complementary pair of rail-to-rail output signals in response to said logic level of said data signal, said sense amplifier comprising:
a first discharge path, coupled to a first internal signal of said sense amplifier, for allowing a charge stored on that first internal signal to be discharged at a first rate, said first rate being proportional to a logic level of an input data signal; and a second discharge path, coupled to a second internal signal of said sense amplifier and having a greater conductance than said first discharge path, for allowing a charge stored on that second internal signal to be discharged at a second rate, said second rate being proportional to a voltage level of said data signal that is associated with said logic level of said data signal, said second discharge path and said first discharge path connected by a pull-up unit.
- 2. A computer system, as described in claim 1, further comprising:
an evaluate unit, connected to an electrical ground and to said first and said second discharge paths for conveying said first and said second charges to said electrical ground, said evaluate unit initiating said conveyance when said input data signal achieves a predetermined voltage level that is capable of being resolved by said sense amplifier.
- 3. A computer system, as described in claim 2, wherein said sense amplifier comprises:
a first portion of said pull-up unit, coupled to said second internal signal for pulling said second internal signal to a logic high level in response to said first rate being faster than said second rate; and a second portion of said pull-up unit, coupled to said first internal signal for pulling said first internal signal to a logic high level in response to said second rate being faster than said first rate.
- 4. A computer system, as described in claim 3, wherein said data signal is a single data signal, only said data signal is coupled to said sense amplifier such that the amount of chip area used to construct said sense amplifier is minimized.
- 5. A computer system, as described in claim 4, wherein said first discharge path comprises:
first and second transistors connected in series by said first internal signal; and third and fourth transistors connected in series by said second internal signal, that series connection further connected in parallel with the series connection of said first and second transistors and wherein a gate terminal of said second transistor and a gate terminal of said fourth transistor are coupled to said data signal.
- 6. A computer system, as described in claim 5, wherein said second discharge path comprises:
fifth and sixth transistors connected in series by said second internal signal, said sixth transistor being connected to said evaluate unit such that said second charge, developed on said second internal signal, can be conveyed to said electrical ground.
- 7. A computer system, as described in claim 6, wherein said evaluate unit comprises:
at least one evaluate transistor having a drain terminal connected to a source terminal of said second transistor, said drain terminal further connected to a source terminal of said fourth transistor and further connected to a source terminal of said sixth transistor, said evaluate transistor further comprising a source terminal connected to said electrical ground.
- 8. A computer system, as described in claim 7, wherein said first portion of said pull-up unit is connected to a drain terminal of said fifth transistor and said second portion of said pull-up unit is connected to drain terminals of said first and third transistors.
- 9. A computer system, as described in claim 8, further comprising:
a clock signal line, connected to a gate terminal of said evaluate transistor, for initiating said discharge of said first and said second charges developed on said first and second internal signals
- 10. A computer system, as described in claim 9, further comprising:
a first output signal line, connected to said drain terminals of said first and third transistors, for outputting a rail-to-rail voltage signal that has the opposite polarity as the logic level of said data signal.
- 11. A computer system, as described in claim 10, further comprising:
a second output signal line, connected to the drain terminal of said fifth transistor, for outputting a rail-to-rail voltage signal that has the same polarity as the logic level of said data signal.
- 12. A sense amplifier for sensing a logic level of a data signal, comprising:
a first discharge path, coupled to a first internal signal node of said sense amplifier and having a first conductance capacity, for allowing a first charge stored on said first internal signal node to be discharged at a first rate, said first discharge path having a reference voltage substantially equal to a power supply voltage, said first rate being proportional to the reference voltage; and a second discharge path, coupled to a second internal signal node of said sense amplifier and having a second conductance capacity being of greater conductance capacity than said first conductance capacity, for allowing a second charge stored on said second internal signal node to be discharged at a second rate, said second rate (i) being proportional to a voltage level of said data signal that is associated with said logic level of said data signal and (ii) exceeding said first rate when said voltage level of said data signal reaches a logic high level that is less than said power supply voltage, said second discharge path and said first discharge path connected by a pull-up unit.
- 13. A sense amplifier, as described in claim 12, further comprising:
a first portion of said pull-up unit, coupled to said second internal signal node for pulling said second internal signal node to a logic high level in response to said first rate being faster than said second rate; and a second portion of said pull-up unit, coupled to said first internal signal node for pulling said first internal signal node to a logic high level in response to said second rate being faster than said first rate.
- 14. A sense amplifier, as described in claim 13, further comprising:
an evaluate unit, connected to an electrical ground and to said first and said second discharge paths for conveying said first and said second charges to said electrical ground, said evaluate unit initiating said conveyance when said data signal achieves a predetermined voltage level being resolved by said sense amplifier.
RELATED APPLICATION(S)
[0001] This application is a divisional of U.S. application Ser. No. 09/241,496, filed Feb. 1, 1999. The entire teachings of the above application(s) are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09241496 |
Feb 1999 |
US |
Child |
10077194 |
Feb 2002 |
US |