Just et al., “Palace: A Layout Ghenerator for SCVS Logic Blocks,” IEEE, Jun. 28, 1990, pp. 468-473.* |
Jaekel et al., “A Layout Influenced Factorization of Boolean Functions,” IEEE, Jan. 1994, pp. 251-254.* |
Liao et al., “Boolean Behavior Extraction from Circut Layout,” IEEE, May 1989, pp. 139-143.* |
Kwon et al., “An Algorithm for Optimal Layouts of CMOS Complex Logic Modules,” IEEE, Jun. 1991, pp. 3126-3129.* |
Brian C. H. Turton, “Extending Quine-McCluskey for Exclusive-Or Logic Synthesis,” IEEE, Feb. 1996, pp. 81-85.* |
Johnsson et al, “On the Conversion Between Binary Code and Binary-Reflected Gray Code on Binary Cubes,” IEEE, Jan. 1995, pp. 47-53.* |
Bogdan J Falkowski, “Generation of Gray Code Ordered Walsh Function by Symmetric and Shift Copies,” IEEE, 1993, pp. 758-761.* |
Quintana et al., “Reed-Muller Descriptions of Symmetric Functions,” IEEE, May 6-9, 2001, pp. IV-682-IV-685. |