Claims
- 1. A digital system comprising:
- (a) a peripheral device;
- (b) a data bus;
- (c) an address bus for conducting binary signals;
- (d) processor means coupled to said data bus and to said address bus for executing various instructions;
- (e) memory means coupled to said data bus and to said address bus for storing data and storing said instructions, said memory means having a memory enable input;
- (f) adaptor means coupled to said data bus, to said address bus, and to said peripheral device for transferring digital information between said peripheral device and said data bus, said adaptor means including an adaptor enable input;
- said processor means including
- (1) address means coupled to said address bus for generating a binary address on said address bus;
- (2) first means for producing an output signal indicative of whether said binary signals on said address bus represent a location being accessed by said processor means; and
- (3) an output conductor for conducting said output signal; and
- (g) circuit means having an input coupled to said output conductor and having an output coupled to said adaptor enable input of said adaptor means for generating an enable signal in response to said output signal to enable said adaptor means to be accessed by said processor means.
- 2. The digital system as recited in claim 1 wherein said circuit means is coupled to said memory means to enable said memory means to be accessed by said processor means.
- 3. The digital system as recited in claim 1 wherein said adaptor means includes an interrupt storage means for storing information representative of an interrupt request by said peripheral device, and also includes means coupled to said interrupt storage means for resetting said interrupt storage means when said adaptor means is accessed.
- 4. A digital system comprising:
- (a) a peripheral device;
- (b) a data bus;
- (c) an address bus for conducting binary signals;
- (d) processor means coupled to said data bus and to said address bus for executing various instructions;
- (e) memory means coupled to said data bus and to said address bus for storing data and storing said instructions, said memory means having a memory enable input;
- (f) adaptor means coupled to said data bus, to said address bus, and to said peripheral device for transferring digital information between said peripheral device and said data bus, said adaptor means including an adaptor enable input;
- said processor means including
- (1) address means coupled to said address bus for generating a binary address on said address bus;
- (2) first means for producing an output signal indicative of whether said binary signals on said address bus represent a location being accessed by said processor means; and
- (3) an output conductor for conducting said output signal; and
- (g) circuit means having an input coupled to said output conductor and having an output coupled to said memory enable input of said memory adaptor means for generating an enable signal in response to said output signal to enable said memory means to be accessed by said processor means.
- 5. The digital system as recited in claim 1 wherein said processor means is responsive to a clock signal and wherein said circuit means includes an AND-type gate having one input responsive to said clock signal and having another input responsive to said output signal, and having an output coupled to said output of said circuit means.
RELATED APPLICATIONS
This is a division of application Ser. No. 519,149, filed Oct. 30, 1974.
US Referenced Citations (15)
Non-Patent Literature Citations (2)
Entry |
"Intel MCS-4 Micro Computer Set," Intel Corp., Jan. 1972, pp. 1-12. |
Altman, L., "Single-Chip Microprocessors Open Up a New World of Applications" in Electronics, Apr. 18, 1974; pp. 81-100. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
519149 |
Oct 1974 |
|