The technology of the disclosure relates generally to signal generation, and in particular to providing devices, systems, and methods to generate sinusoidal signals.
A sinusoidal signal is a signal that oscillates between a high and low value in a sine or cosine shaped waveform. Sinusoidal signals are frequently used to represent physical phenomenon such as the movement of a weight on a spring or the shape of a sound wave. Sinusoidal signals are also commonly used in electronic applications such as power transmission (AC current) and communications. In electronic systems, a sinusoidal signal generator can be employed to generate a sinusoidal signal.
A common approach to generating a sinusoidal signal is to use a Pulse Width Modulation (PWM) signal. The PWM signal can be filtered through a band-pass filter or low-pass filter to create a sinusoidal signal. This is illustrated by example in the sinusoidal signal generator 10 in
There are many applications which require a sinusoidal signal that has an amplitude gradually changing from a zero signal level to some maximal signal level and then back to a zero signal level. One example of such application is ultrasonic localization. In ultrasonic localization applications, beacons may be placed in various locations and emit an ultrasonic sound wave, such as by wireless transmission of the generated sinusoidal signal 18 over speaker 26 as wireless generated sinusoidal signal 18′, as shown in
Thus, with reference back to
No admission is made that any reference cited herein constitutes prior art. Applicant expressly reserves the right to challenge the accuracy and pertinency of any cited documents.
Embodiments disclosed herein include variable amplitude signal generators for generating a sinusoidal signal having limited direct current (DC) offset variation, and related devices, systems, and methods. A pulse width modulation (PWM) signal can be used to generate a sinusoidal signal. The duty cycle of the PWM signal can be varied to vary the amplitude in the generated sinusoidal signal, if desired. In an embodiment disclosed herein, instead of employing a single PWM signal to generate a sinusoidal signal, in one embodiment, a circuit is provided that generates two PWM signals. The first PWM signal is a high-to-low PWM signal, where the inactive state is a higher signal level and the active state is a lower signal level. The second PWM signal is a low-to-high PWM signal, where the inactive state is a lower signal level and the active state is a higher signal level. The first and second PWM signals are combined to provide a summed signal. The summed signal is then filtered to generate a sinusoidal signal. Because the first and second PWM signals have inverse active state signal levels, the DC offset of the first PWM signal will vary inversely to the DC offset of the second PWM signal. Thus, the DC offsets of the first and second PWM signals will destructively interfere with each other to limit the variation of the combined DC offset in the generated sinusoidal signal. In this manner, distortions caused by variations in the DC offset present in the generated sinusoidal signal will be limited (i.e., reduced or eliminated).
In this regard, one embodiment of the disclosure relates to a variable amplitude signal generator for generating a sinusoidal signal having limited DC offset variation. The signal generator comprises a circuit configured to generate a first PWM signal where the first PWM signal is a high-to-low PWM signal, and to generate a second PWM signal where the second PWM signal is a low-to-high PWM signal. The second PWM signal is out of phase with the first PWM signal. The signal generator also comprises a combiner node configured to receive and combine the first PWM signal and the second PWM signal into a summed signal, and a filter configured to receive the summed signal and filter the received summed signal into a sinusoidal signal having limited DC offset variation.
An additional embodiment relates to a method of generating a sinusoidal signal having limited DC offset variation comprising generating a first PWM signal, where the first PWM signal is a high-to-low PWM signal, and generating a second PWM signal, where the second PWM signal is a low-to-high PWM signal. The second PWM signal is out of phase with the first PWM signal. The method also comprises combining the first PWM signal and the second PWM signal into a summed signal, and filtering the summed signal into a sinusoidal signal having limited DC offset variation.
Additional features and advantages are set forth in the detailed description and drawings.
The foregoing general description and the following detailed description are merely exemplary, and are intended to provide an overview or framework to understand the nature and character of the claims. The accompanying drawings are included to provide a further understanding, and are incorporated in and constitute a part of this specification. The drawings illustrate one or more embodiment(s), and together with the description serve to explain principles and operation of the various embodiments.
Reference will now be made in detail to the embodiments, examples of which are illustrated in the accompanying drawings, in which some, but not all embodiments are shown. Indeed, the concepts may be embodied in many different forms and should not be construed as limiting herein; rather, these embodiments are provided so that this disclosure will satisfy applicable legal requirements. Whenever possible, like reference numbers will be used to refer to like components or parts.
Various embodiments will be further clarified by the following examples.
Embodiments disclosed herein include variable amplitude signal generators for generating a sinusoidal signal having limited direct current (DC) offset variation. Related devices, systems, and methods are also disclosed. A pulse width modulation (PWM) signal can be used to generate a sinusoidal signal. The duty cycle of the PWM signal can be varied to vary the amplitude in the generated sinusoidal signal, if desired. In an embodiment disclosed herein, instead of employing a single PWM signal to generate a sinusoidal signal, in one embodiment, a circuit is provided that generates two PWM signals. The first PWM signal is a high-to-low PWM signal, where the inactive state is a higher signal level and the active state is a lower signal level. The second PWM signal is a low-to-high PWM signal, where the inactive state is a lower signal level and the active state is a higher signal level. The first and second PWM signals are combined to provide a summed signal. The summed signal is then filtered to generate a sinusoidal signal. Because the first and second PWM signals have inverse active state signal level, the DC offset of the first PWM signal will vary inversely to the DC offset of the second PWM signal. Thus, the DC offsets of the first and second PWM signals will destructively interfere with each other to limit the variation of the combined DC offset in the generated sinusoidal signal. In this manner, distortions caused by variations in the DC offset present in the generated sinusoidal resulting from amplitude variations will be limited (i.e., reduced or eliminated).
In this regard,
As will be discussed below, the duty cycles of the first PWM signal 34 and second PWM signal 38 generated by the circuit 32 in
To further explain how a first PWM signal 34 can be provided that has a DC offset inversely related to the DC offset of the second PWM signal 38 for a given variation in duty cycle,
With continuing reference to
Thus, to limit the variation in DC offset in the sinusoidal signal 30 generated by the sinusoidal signal generator 28 in
Because, as previously discussed, it is desired to vary the amplitude of the generated sinusoidal signal 30 in
Thus, as illustrated in
It is noted that the amplitude of the generated sinusoidal signal 30 varies over time, as illustrated in
It is also noted in this example that the first PWM signal 34 in
Further, note that the duty cycles of the first and second PWM signals 34, 38 in
In the sinusoidal signal generator 28 in
In this regard,
With reference to
The first amplified PWM signal 34′ and the second amplified PWM signal 38′ are received at a first input 42 and second input 44 of a combiner node 46, respectively. The first amplified PWM signal 34′ and the second amplified PWM signal 38′ are combined with each other to form an amplified summed signal 48′ on a combiner node output 50. In this exemplary embodiment, the sinusoidal signal generator 78 also includes a first resistor 84 on the path between the first driving circuit 80 and the combiner node 46 and a second resistor 86 on the path between the second driving circuit 82 and the combiner node 46. These first and second resistors 84, 86 present a load to the first amplified PWM signal 34′ and the second amplified PWM signal 38′. The first and second resistors 84, 86 may also be used to provide impedance matching for the first and second amplified PWM signals 34′, 38′ as they arrive at the first and second inputs 42, 44 of the combiner node 46, respectively. Note that the first and second resistors 84, 86 may not be a single resistor or resistor network, as desired.
With continuing reference to
As discussed above for the circuit 32 in the sinusoidal signal generator 28 in
The amplification provided by the first and second driving circuits 80, 82 in
Note that the variable amplitude sinusoidal signal generator 78, as shown in
In this regard,
In another embodiment,
It should be noted that although the CPU-based circuit 32 as shown in
As discussed above, the circuit 32 of sinusoidal signal generators 28, 78 in
In this regard,
In this regard, with reference to
The processing device 112 represents one or more general-purpose processing devices such as a microprocessor, central processing unit, or the like. More particularly, the processing device 112 may be a complex instruction set computing (CISC) microprocessor, a reduced instruction set computing (RISC) microprocessor, a very long instruction word (VLIW) microprocessor, a processor implementing other instruction sets, or processors implementing a combination of instruction sets. The processing device 112 is configured to execute processing logic in instructions 125 for performing the operations and steps discussed herein.
The computer system 110 may further include a network interface device 120. The computer system 110 also may or may not include an input 122 to receive input and selections to be communicated to the computer system 110 when executing instructions. The computer system 110 also may or may not include an output 124, including but not limited to a display, a video display unit (e.g., a liquid crystal display (LCD) or a cathode ray tube (CRT)), an alphanumeric input device (e.g., a keyboard), and/or a cursor control device (e.g., a mouse).
The computer system 110 may or may not include a data storage device that includes instructions 126 stored in a computer-readable medium 128. The instructions 125 may also reside, completely or at least partially, within the main memory 114 and/or within the processing device 112 during execution thereof by the computer system 110, the main memory 114 and the processing device 112 also constituting computer-readable medium. The instructions 126 may further be transmitted or received over a network 130 via the network interface device 120.
While the computer-readable medium 128 is shown in an exemplary embodiment to be a single medium, the term “computer-readable medium” should be taken to include a single medium or multiple media (e.g., a centralized or distributed database, and/or associated caches and servers) that store the one or more sets of instructions. The term “computer-readable medium” shall also be taken to include any medium that is capable of storing, encoding or carrying a set of instructions for execution by the processing device and that cause the processing device to perform any one or more of the methodologies of the embodiments disclosed herein. The term “computer-readable medium” shall accordingly be taken to include, but not be limited to, solid-state memories, optical and magnetic medium, and carrier wave signals.
The embodiments disclosed herein include various steps. The steps of the embodiments disclosed herein may be performed by hardware components or may be embodied in machine-executable instructions, which may be used to cause a general-purpose or special-purpose processor programmed with the instructions to perform the steps. Alternatively, the steps may be performed by a combination of hardware and software.
The embodiments disclosed herein may be provided as a computer program product, or software, that may include a machine-readable medium (or computer-readable medium) having stored thereon instructions, which may be used to program a computer system (or other electronic devices) to perform a process according to the embodiments disclosed herein. A machine-readable medium includes any mechanism for storing or transmitting information in a form readable by a machine (e.g., a computer). For example, a machine-readable medium includes a machine-readable storage medium (e.g., read only memory (“ROM”), random access memory (“RAM”), magnetic disk storage medium, optical storage medium, flash memory devices, etc.).
The various illustrative logical blocks, modules, and circuits described in connection with the embodiments disclosed herein may be implemented or performed with a processor, a Digital Signal Processor (DSP), an Application Specific Integrated Circuit (ASIC), a Field Programmable Gate Array (FPGA) or other programmable logic device, discrete gate or transistor logic, discrete hardware components, or any combination thereof designed to perform the functions described herein. A controller may be a processor. A processor may be a microprocessor, but in the alternative, the processor may be any conventional processor, controller, microcontroller, or state machine. A processor may also be implemented as a combination of computing devices, e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration.
The embodiments disclosed herein may be embodied in hardware and in instructions that are stored in hardware, and may reside, for example, in Random Access Memory (RAM), flash memory, Read Only Memory (ROM), Electrically Programmable ROM (EPROM), Electrically Erasable Programmable ROM (EEPROM), registers, a hard disk, a removable disk, a CD-ROM, or any other form of computer-readable medium known in the art. An exemplary storage medium is coupled to the processor such that the processor can read information from, and write information to, the storage medium. In the alternative, the storage medium may be integral to the processor. The processor and the storage medium may reside in an ASIC. The ASIC may reside in a remote station. In the alternative, the processor and the storage medium may reside as discrete components in a remote station, base station, or server.
Unless otherwise expressly stated, it is in no way intended that any method set forth herein be construed as requiring that its steps be performed in a specific order. Accordingly, where a method claim does not actually recite an order to be followed by its steps or it is not otherwise specifically stated in the claims or descriptions that the steps are to be limited to a specific order, it is no way intended that any particular order be inferred.
It will be apparent to those skilled in the art that various modifications and variations can be made without departing from the spirit or scope of the invention. Since modifications combinations, sub-combinations and variations of the disclosed embodiments incorporating the spirit and substance of the invention may occur to persons skilled in the art, the invention should be construed to include everything within the scope of the appended claims and their equivalents.
Number | Name | Date | Kind |
---|---|---|---|
5602903 | LeBlanc et al. | Feb 1997 | A |
5873040 | Dunn et al. | Feb 1999 | A |
6236365 | LeBlanc et al. | May 2001 | B1 |
6249252 | Dupray | Jun 2001 | B1 |
6876945 | Emord | Apr 2005 | B2 |
6909399 | Zegelin et al. | Jun 2005 | B1 |
6952181 | Karr et al. | Oct 2005 | B2 |
7084758 | Cole | Aug 2006 | B1 |
7183910 | Alvarez et al. | Feb 2007 | B2 |
7194275 | Bolin et al. | Mar 2007 | B2 |
7298327 | Dupray et al. | Nov 2007 | B2 |
7315735 | Graham | Jan 2008 | B2 |
7336961 | Ngan | Feb 2008 | B1 |
7395181 | Foxlin | Jul 2008 | B2 |
7525484 | Dupray et al. | Apr 2009 | B2 |
7535796 | Holm et al. | May 2009 | B2 |
7698228 | Gailey et al. | Apr 2010 | B2 |
7714778 | Dupray | May 2010 | B2 |
7751971 | Chang et al. | Jul 2010 | B2 |
7764231 | Karr et al. | Jul 2010 | B1 |
7848765 | Phillips et al. | Dec 2010 | B2 |
7860518 | Flanagan et al. | Dec 2010 | B2 |
7860519 | Portman et al. | Dec 2010 | B2 |
7903029 | Dupray | Mar 2011 | B2 |
7970648 | Gailey et al. | Jun 2011 | B2 |
7996281 | Alvarez et al. | Aug 2011 | B2 |
8005050 | Scheinert et al. | Aug 2011 | B2 |
8032153 | Dupray et al. | Oct 2011 | B2 |
8072381 | Ziegler | Dec 2011 | B1 |
8073565 | Johnson | Dec 2011 | B2 |
8081923 | Larsen et al. | Dec 2011 | B1 |
8082096 | Dupray | Dec 2011 | B2 |
8090383 | Emigh et al. | Jan 2012 | B1 |
8135413 | Dupray | Mar 2012 | B2 |
8213264 | Lee et al. | Jul 2012 | B2 |
8326315 | Phillips et al. | Dec 2012 | B2 |
8364171 | Busch | Jan 2013 | B2 |
8693578 | Kunihiro et al. | Apr 2014 | B2 |
8774843 | Mangold et al. | Jul 2014 | B2 |
20030146871 | Karr et al. | Aug 2003 | A1 |
20030157943 | Sabat, Jr. | Aug 2003 | A1 |
20040102196 | Weckstrom et al. | May 2004 | A1 |
20040198386 | Dupray | Oct 2004 | A1 |
20040246926 | Belcea et al. | Dec 2004 | A1 |
20050020309 | Moeglein et al. | Jan 2005 | A1 |
20050102180 | Gailey et al. | May 2005 | A1 |
20050143091 | Shapira et al. | Jun 2005 | A1 |
20050153712 | Osaka et al. | Jul 2005 | A1 |
20060014548 | Bolin et al. | Jan 2006 | A1 |
20060025158 | Leblanc et al. | Feb 2006 | A1 |
20060209752 | Wijngaarden et al. | Sep 2006 | A1 |
20060276202 | Moeglein et al. | Dec 2006 | A1 |
20070104128 | Laroia et al. | May 2007 | A1 |
20070104164 | Laroia et al. | May 2007 | A1 |
20070140168 | Laroia et al. | Jun 2007 | A1 |
20070202844 | Wilson et al. | Aug 2007 | A1 |
20070253355 | Hande et al. | Nov 2007 | A1 |
20070268853 | Ma et al. | Nov 2007 | A1 |
20080077326 | Funk et al. | Mar 2008 | A1 |
20080119208 | Flanagan et al. | May 2008 | A1 |
20080167049 | Karr et al. | Jul 2008 | A1 |
20080194226 | Rivas et al. | Aug 2008 | A1 |
20080201226 | Carlson et al. | Aug 2008 | A1 |
20080270522 | Souissi | Oct 2008 | A1 |
20090073885 | Jalil et al. | Mar 2009 | A1 |
20090163224 | Dean et al. | Jun 2009 | A1 |
20090176507 | Wu et al. | Jul 2009 | A1 |
20090191891 | Ma et al. | Jul 2009 | A1 |
20100007485 | Kodrin et al. | Jan 2010 | A1 |
20100121567 | Mendelson | May 2010 | A1 |
20100128568 | Han et al. | May 2010 | A1 |
20100130233 | Parker | May 2010 | A1 |
20100151821 | Sweeney et al. | Jun 2010 | A1 |
20100178936 | Wala et al. | Jul 2010 | A1 |
20100234045 | Karr et al. | Sep 2010 | A1 |
20100273504 | Bull et al. | Oct 2010 | A1 |
20100287011 | Muchkaev | Nov 2010 | A1 |
20100291949 | Shapira et al. | Nov 2010 | A1 |
20110019999 | George et al. | Jan 2011 | A1 |
20110028157 | Larsen | Feb 2011 | A1 |
20110028161 | Larsen | Feb 2011 | A1 |
20110035284 | Moshfeghi | Feb 2011 | A1 |
20110050501 | Aljadeff | Mar 2011 | A1 |
20110086614 | Brisebois et al. | Apr 2011 | A1 |
20110124347 | Chen et al. | May 2011 | A1 |
20110159876 | Segall et al. | Jun 2011 | A1 |
20110159891 | Segall et al. | Jun 2011 | A1 |
20110171912 | Beck et al. | Jul 2011 | A1 |
20110171946 | Soehren | Jul 2011 | A1 |
20110171973 | Beck et al. | Jul 2011 | A1 |
20110210843 | Kummetz | Sep 2011 | A1 |
20110244887 | Dupray et al. | Oct 2011 | A1 |
20110279445 | Murphy et al. | Nov 2011 | A1 |
20110321340 | Wu et al. | Dec 2011 | |
20120028649 | Gupta et al. | Feb 2012 | A1 |
20120039320 | Lemson et al. | Feb 2012 | A1 |
20120046049 | Curtis et al. | Feb 2012 | A1 |
20120058775 | Dupray et al. | Mar 2012 | A1 |
20120072106 | Han et al. | Mar 2012 | A1 |
20120081248 | Kennedy et al. | Apr 2012 | A1 |
20120084177 | Tanaka et al. | Apr 2012 | A1 |
20120087212 | Vartanian et al. | Apr 2012 | A1 |
20120095779 | Wengrovitz et al. | Apr 2012 | A1 |
20120108258 | Li | May 2012 | A1 |
20120130632 | Bandyopadhyay et al. | May 2012 | A1 |
20120135755 | Lee et al. | May 2012 | A1 |
20120158297 | Kim et al. | Jun 2012 | A1 |
20120158509 | Zivkovic et al. | Jun 2012 | A1 |
20120179548 | Sun et al. | Jul 2012 | A1 |
20120179549 | Sigmund et al. | Jul 2012 | A1 |
20120179561 | Sun et al. | Jul 2012 | A1 |
20120196626 | Fano et al. | Aug 2012 | A1 |
20120215438 | Liu et al. | Aug 2012 | A1 |
20120221392 | Baker et al. | Aug 2012 | A1 |
20120232917 | Al-Khudairy et al. | Sep 2012 | A1 |
20120243469 | Klein | Sep 2012 | A1 |
20120303446 | Busch | Nov 2012 | A1 |
20120303455 | Busch | Nov 2012 | A1 |
20120309752 | Liepa et al. | Dec 2012 | A1 |
20120310836 | Eden et al. | Dec 2012 | A1 |
20130006663 | Bertha et al. | Jan 2013 | A1 |
20130006849 | Morris | Jan 2013 | A1 |
20130036012 | Lin et al. | Feb 2013 | A1 |
20130040654 | Pairsh | Feb 2013 | A1 |
20130045758 | Khorashadi et al. | Feb 2013 | A1 |
20130046691 | Culton | Feb 2013 | A1 |
20130066821 | Moore et al. | Mar 2013 | A1 |
20130073336 | Heath | Mar 2013 | A1 |
20130073377 | Heath | Mar 2013 | A1 |
20130073388 | Heath | Mar 2013 | A1 |
20130073422 | Moore et al. | Mar 2013 | A1 |
20130080578 | Murad et al. | Mar 2013 | A1 |
20130084859 | Azar | Apr 2013 | A1 |
20130322415 | Chamarti et al. | Dec 2013 | A1 |
20140323150 | Mangold et al. | Oct 2014 | A1 |
Number | Date | Country |
---|---|---|
2010100320 | Jun 2010 | AU |
2009288245 | Dec 2009 | JP |
WO2008099383 | Aug 2008 | WO |
WO2008099390 | Aug 2008 | WO |
WO2009081376 | Jul 2009 | WO |
WO2009097237 | Aug 2009 | WO |
WO2011017700 | Feb 2011 | WO |
WO2011091859 | Aug 2011 | WO |
WO2011123336 | Oct 2011 | WO |
Entry |
---|
Girard, et al., Indoor Pedestrian Navigation Using Foot-Mounted IMU and Portable Ultrasound Range Sensors, www.mdpi.com/journal/sensors, Aug. 2, 2011, pp. 7606-7624. |
Kim, et al, “Smartphone-Based Collaborative and Autonomous Radio Fingerprinting,” IEEE Transactions On Systems, Man, and Cybernetics —Part C: Applications and Reviews, vol. 42, No. 1, Jan. 2012, pp. 112-122. |
Mokni, et al., “Couples sonar inertial navigation system for pedestrian tracking,” 8 pages, 2010. |
“Safe Campus Solutions: Going Beyond Emergency Notification,” www.alcatel-lucent.com, 8 pages, 2008. |
“Cellular Specialties Introduces the First Simulcasted In-building Location-Based Tracking Solution,” http://smart-grid.tmcnet.com/news/2009/09/14/4368300.htm, 2 pages. |
Gansemer, et al., “RSSI-based Euclidean Distance Algorithm for Indoor Positioning Adapted for use in dynamically changing WLAN environments and multi-level buildings,” 2010 International Conference on Indoor Positioning and Indoor Navigation(IPIN), Sep. 15-17, 2010, 6 pages. |
Patent Cooperation Treaty, International Search Report for PCT/US2013/043107, Sep. 9, 2013, 5 pages. |
Patent Cooperation Treaty, International Preliminary Report on Patentability for PCT/US2013/043107, Dec. 1, 2014, 8 pages. |
Number | Date | Country | |
---|---|---|---|
20150109044 A1 | Apr 2015 | US |