Claims
- 1. A process of preparing a variable-capacitance device on a semiconductor substrate comprising the steps of:
- disposing a first-conductivity-type region on said semiconductor substrate;
- disposing a second-conductivity-type region on said first-conductivity-type region;
- forming a junction between said first and second-conductivity-type regions, said first-conductivity-type region and second-conductivity-type region having a capacitance variable in response to a change in voltage applied thereto;
- growing epitaxially said first-conductivity-type region having an impurity concentration which varies perpendicularly in a depth direction from a junction surface of the first-conductivity-type region and the second-conductivity-type region, and the first-conductivity-type region such that a region where the capacitance varies to a large extent in response to the change in applied voltage and a region where the capacitance remains substantially constant in response to the change in applied voltage are alternately repeated;
- forming said first-conductivity-type region at a predetermined growth temperature ranging from 500.degree. C. to 700.degree. C.;
- wherein, in said growing step, said first conductivity-type region is grown to have an impurity concentration which decreases continuously in a perpendicularly depth direction from a junction surface of the first-conductivity-type region and the second-conductivity-type region, and one of increases and remains constant locally at and around at least one deepness from the junction surface of the first-conductivity-type region.
- 2. A variable-capacitance device prepared by the process of claim 1; wherein, in said growing step, said first-conductivity-type region is grown to have an impurity concentration which increases stepwise perpendicularly in a depth direction from a junction surface of the first conductivity-type region and the second-conductivity-type region.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-295428 |
Nov 1993 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/341,141, filed Nov. 16, 1994, U.S. Pat. No. 5,506,442.
US Referenced Citations (3)
Foreign Referenced Citations (4)
Number |
Date |
Country |
53-13370 |
Feb 1978 |
JPX |
58-162071 |
Sep 1983 |
JPX |
60-245282 |
Dec 1985 |
JPX |
61-81674 |
Apr 1986 |
JPX |
Non-Patent Literature Citations (1)
Entry |
S. M. Sze, Semiconductor Devices Physics and Technology, John Wiley & Sons, New York (1985) pp. 325-326. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
341141 |
Nov 1994 |
|