Number | Name | Date | Kind |
---|---|---|---|
4494021 | Bell et al. | Jan 1985 | |
4706040 | Mehrgardt | Nov 1987 |
Entry |
---|
A 30-MHz Hybrid Analog/Digital Clock Recovery Circuit in 2-.mu.m CMOS, by: Kim, Helman and Gray. |
Design of PLL-Based Clock Generation Circuit, by: Jeong, Borriello, Hodges and Katz. |
A Monolithic CMOS 10 MHz DPLL for Burst-Mode Data Retiming, by: Sontag and Leonowich. |
Gazelle Part GA1110. |