Claims
- 1. A fine variable delay circuit comprising:
- a first exclusive-OR gate grounded at one input side and connected at another input side to a delay input terminal;
- a second exclusive-OR gate connected at one input side to a select signal input terminal and at another input side to said delay input terminal;
- a capacitor connected between an output side of said first exclusive-OR gate and an output side of said second exclusive-OR gate; and
- a buffer connected at an input side to the connection point of said capacitor and said output side of said first exclusive-OR gate and at an output side to a delay output terminal, said buffer outputting a logical level.
- 2. The fine variable delay circuit of claim 1 wherein a plurality of pairs of second exclusive-OR gates and capacitors are provided.
Priority Claims (6)
Number |
Date |
Country |
Kind |
3-204365 |
Aug 1991 |
JPX |
|
3-293230 |
Nov 1991 |
JPX |
|
3-293231 |
Nov 1991 |
JPX |
|
3-293232 |
Nov 1991 |
JPX |
|
3-293233 |
Nov 1991 |
JPX |
|
3-98755 U |
Nov 1991 |
JPX |
|
Parent Case Info
This application is a division, of application Ser. No. 08/253,216, filed Jun. 2, 1994, now U.S. Pat. No. 5,440,260, which is a division of application Ser. No. 07/924,520, filed Aug. 4, 1992, abandoned.
US Referenced Citations (5)
Divisions (2)
|
Number |
Date |
Country |
Parent |
253216 |
Jun 1994 |
|
Parent |
924520 |
Aug 1992 |
|