1. Field of the Invention
The present invention relates to a variable dividing circuit capable of varying the number of dividing in a semiconductor integrated circuit, and particularly, the present invention relates to a variable dividing circuit effective for a circuit having many divided stages and requiring the high-speed operation.
2. Description of the Related Art
A conventional variable dividing circuit is configured by a down counter with a data loading function, and a desired number of dividing is realized by loading a predetermined value when the all data of each bit of the counter becomes logical ā0ā (a āLā level). For example, a variable dividing circuit using a counter is disclosed in JP-A-6-91425.
The above-described conventional variable dividing circuit involves a problem such that the operational speed thereof is low because a flip-flop configuring a counter in the conventional variable dividing circuit has a data loading function. For example, the highest operational speed of a flip-flop without a data loading function (for example, a D-type flip-flop with a resetting function) is 1.667 GHz, on the contrary, the highest operational speed of the flip-flop with the data loading function is 1.25 GHz.
A variable dividing circuit according to the present invention may comprise a shift register configured by cascade connection of D-type flip-flops with an initializing means by clock synchronization; and a selecting means for selecting any one of output signals at respective stages of the shift register; wherein the variable dividing circuit initializes each stage of the D-type flip-flops. In this case, in the flip-flop at a first stage, a signal at an H level or at an L level is inputted in accordance with an initializing means.
In a variable dividing circuit according to the present invention, each stage of a shift register is configured by a high-speed D-type flip-flop, and selecting one output, the flip-flop is reset or preset by the selected signal, so that it is preferable that a high-speed element is used for a selector and a switch as a selecting means.
The embodiments of the present invention will be described below with reference to the drawings. Each drawing schematically illustrates the present invention to a degree that the present invention can be appreciated, and the present invention is not limited only to the examples shown in the drawings. In addition, to the components having common elements and the same functions through the drawings, the same reference numerals are given, and duplicate explanation is omitted.
By the way, according to the above-described example, it is described that the shift register is configured by the D-type flip-flops with the reset function, however, it is possible to configure the shift register by using the D-type flip-flops with a synchronization preset function, a L level is inputted in the input signal at the first stage, and its OUT signal is feed-backed to a preset input terminal of the flip-flop at each stage (see a later-described timing chart (
The operation of the variable dividing circuit in the case that the shift register is configured by the D-type flip-flops with the reset function will be described in detail below.
As shown in
Further, if the next clock signal is inputted, at the leading edge thereof, the output n11 of the flip-flop at the first stage is made the H level, and hereinafter, the same operation is repeated. Thereby, in this case, a clock of a fourfold period of an original clock (CLK) signal is outputted, and the original clock is divided into four.
As being obvious from the above description, in the variable dividing circuit according to the present embodiment, by arbitrarily setting the selected signal of the multiplexer as the selecting means of the output signal of each flip-flop (setting one signal among a plurality of selected signals effective), it is possible to configure the variable dividing circuit.
By the way, if the L level is inputted in the flip-flop at the first stage of the shift register, by configuring the shift register using the flip-flop as the D-type flip-flop with the synchronization preset function, it is possible to configure the variable dividing circuit which performs the operation as shown in the timing chart in
By the way, according to the above-described example, it is described that the shift register is configured by the D-type flip-flops with the reset function, however, as same as the first embodiment, it is possible to configure the shift register by using the D-type flip-flops with a synchronization preset function, a L level is inputted in the input signal at the first stage, and the OUT signal is feed-backed to a preset input terminal of the flip-flop at each stage.
In the present embodiment, the multiplexer in the first embodiment is replaced with the switch, and the other configurations are identical with the first embodiment, so that the detailed explanation of the operation of the variable dividing circuit according to the present embodiment is herein omitted.
Number | Date | Country | Kind |
---|---|---|---|
2003-395684 | Nov 2003 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
4630295 | Kamuro et al. | Dec 1986 | A |
5164970 | Shin et al. | Nov 1992 | A |
5619109 | Cameron et al. | Apr 1997 | A |
5937024 | Nozaki | Aug 1999 | A |
6144374 | Hyun | Nov 2000 | A |
6275550 | Fukuda | Aug 2001 | B1 |
6459751 | Chen et al. | Oct 2002 | B1 |
6809567 | Kim et al. | Oct 2004 | B1 |
Number | Date | Country |
---|---|---|
06-091425 | Nov 1994 | JP |
Number | Date | Country | |
---|---|---|---|
20050110532 A1 | May 2005 | US |