Claims
- 1. In a digital delay line apparatus including a delay line having a plurality of memory locations; and
- means for addressing said memory locations in a write mode to store therein in a recirculated manner a digital signal and for addressing said memory locations in a read mode to retrieve the stored digital signal; the combination of:
- free-running counter means for generating a first instantaneous count;
- said addressing means being responsive to said first instantaneous count as a write address for said memory locations in the write mode for storing said digital signal; and
- means responsive to said first instantaneous count and to a predetermined count for generating a second instantaneous count, said second instantaneous count differing from said first instantaneous count by said predetermined count;
- said addressing means being responsive to said second instantaneous count as a read address for said memory locations in the read mode for retrieving said stored digital signal;
- whereby said digital signal is retrieved with a delay equal to said predetermined count.
- 2. The apparatus of claim 1 with said predetermined count being adjustable in relation to a control signal for adjusting said signal delay.
- 3. The apparatus of claim 2 with said delay line consisting in at least one random-access-memory (RAM) device.
Parent Case Info
This is a Division of Application Ser. No. 774,726, filed Mar. 7, 1977, now U.S. Pat. No. 4,131,936.
GOVERNMENT CONTRACT
The invention herein described was made in the course of or under a contract or subcontract thereunder with the Department of the Navy.
US Referenced Citations (3)
Divisions (1)
|
Number |
Date |
Country |
Parent |
774726 |
Mar 1977 |
|