Claims
- 1. A signal processing system having a variable frequency input clock comprising:
phase detection means for generating an error signal representing phase difference between said variable frequency input clock and a first clock, filtering means coupled to said phase detection means for filtering said error signal, a numerically controlled oscillator, responsive to said filtered error signal and a sample clock for providing said first clock; and buffering means for receiving an input signal at the variable frequency input clock and responsive to said first clock, outputting a data signal at said first clock.
- 2. The signal processing system of claim 1 further comprising interpolation means coupled to the buffer means, wherein said interpolation means is responsive to a phase offset signal representing an offset in phase between the sample clock and the first clock.
- 3. The signal processing system of claim 2 further comprising a modulation means for modulating the interpolated signal with a trigonometric signal having a carrier frequency to form a modulated signal.
- 4. The signal processing system of claim 3 further comprising a digital to analog converter for converting said modulated signal to an analog signal.
- 5. A signal processing system comprising:
means for providing a first clock at a first clock frequency as a function of a sample clock having a sample clock frequency and a variable frequency input clock; buffering means for receiving an input signal at the variable frequency input clock and, responsive to said first clock, outputting a data signal at said first clock frequency; and interpolation means, responsive to a phase offset signal, representing an offset in phase between the sample clock and the first clock, coupled to the output of the buffering means for providing an interpolated signal at the sample clock frequency.
- 6. The signal processing system of claim 5 wherein the interpolation means interpolates the data signal by a non-integer value.
- 7. The signal processing system of claim 5 wherein the interpolation means interpolates the data signal by an integer value.
- 8. The signal processing system of claim 5 further comprising modulation means for modulating the interpolated signal with a trigonometric signal having a carrier frequency to form a modulated signal.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of U.S. patent application Ser. No. 10/116,975, filed Apr. 5, 2002, which is a continuation of U.S. patent application Ser. No. 08/843,518, filed Apr. 16, 1997, now U.S. Pat. No. 6,421,396 B1, issued Jul. 16, 2002. This application contains subject matter that is related to commonly owned pending application Ser. No. 10/272,759, filed Oct. 17, 2002, which is a continuation of U.S. Pat. No. 6,498,823, issued Dec. 24, 2002, which is a continuation of U.S. Pat. No. 6,144,712, issued Nov. 7, 2000.
Continuations (2)
|
Number |
Date |
Country |
Parent |
10116975 |
Apr 2002 |
US |
Child |
10603362 |
Jun 2003 |
US |
Parent |
08843518 |
Apr 1997 |
US |
Child |
10116975 |
Apr 2002 |
US |