Claims
- 1. A clock signal driver circuit fabricated on an integrated circuit die to be housed within an integrated circuit packages said clock signal driver circuit comprising:
- a first transistor output stage including an output line for providing a clock signal;
- a low driver unit coupled to drive said first transistor output stage and coupled to receive an input clock timing signal;
- a second transistor output stage coupled to said output line;
- a high driver unit coupled to drive said second transistor output stage and coupled to receive said input clock timing signal, wherein said high driver unit includes a disable control line for disabling said second transistor output stage in response to a disable signal provided to said disable control line;
- a bond pad formed on said integrated circuit die, wherein said disable signal is in a first state when a bond wire is electrically connected from an external connector of said integrated circuit package to said bond pad and wherein said disable signal is in a second state when said bond pad is electrically disconnected from said external connector; and
- a reference voltage sensing circuit coupled to said bond pad for driving said disable signal in said second state when said bond pad is electrically disconnected from said external connector, wherein said reference voltage sensing circuit senses an electrical potential at said bond pad and generates said disable signal dependent upon said electrical potential, wherein said reference voltage sensing circuit includes a resistive element between said bond pad and a reference voltage, whereby said electrical potential at said bond pad is substantially equal to said reference voltage when said bond wire is not electrically connected from said external connector of said integrated circuit package to said bond pad.
- 2. A clock signal driver circuit fabricated on an integrated circuit die to be housed within an integrated circuit package, said clock signal driver circuit comprising:
- a first transistor output stage including an output line for providing a clock signal;
- a low driver unit coupled to drive said first transistor output stage and coupled to receive an input clock timing signal;
- a second transistor output stage coupled to said output line;
- a high driver unit coupled to drive said second transistor output stage and coupled to receive said input clock timing signal, wherein said high driver unit includes a disable control line for disabling said second transistor output stage in response to a disable signal provided to said disable control line;
- a bond pad formed on said integrated circuit die, wherein said disable signal is dependent upon an electrical connection of a bond wire between said bond pad and an external connector of said integrated circuit package; and
- a reference voltage sensing circuit coupled to said bond pad for driving said disable signal when said bond pad is electrically disconnected from said external connector, wherein said reference voltage sensing circuit senses an electrical potential at said bond pad and generates said disable signal dependent upon said electrical potential, wherein said reference voltage sensing circuit includes a resistive element between said bond pad and a reference voltage, whereby said electrical potential at said bond pad is substantially equal to said reference voltage when said bond wire is not electrically connected from said external connector of said integrated circuit package to said bond pad.
Parent Case Info
This is a Continuation of application Ser. No. 08/010,930 filed Jan. 29, 1993 now U.S. Pat. No. 5,444,402.
US Referenced Citations (6)
Continuations (1)
|
Number |
Date |
Country |
Parent |
10930 |
Jan 1993 |
|