Claims
- 1. A silicon-on-insulator structure comprising:
- a silicon substrate;
- a buried insulator layer overlying said substrate;
- a surface silicon layer overlying said buried insulator, wherein said surface silicon layer comprises at least one area with a continuously tapered thickness and a substantially horizontal too surface parallel to the bottom of the silicon substrate; and
- an active microelectronic device formed substantially entirely in said area of said surface silicon layer.
- 2. The structure of claim 1, wherein said buried insulator layer is selected from the group consisting of: SiO.sub.2, Si.sub.3 N.sub.4, and combinations thereof.
- 3. A silicon-on-insulator structure comprising:
- a silicon substrate;
- a buried insulator layer overlying said substrate;
- a surface silicon layer overlying said buried insulator, wherein said surface silicon layer has a continuously tapered thickness substantially entirely across said substrate and a substantially horizontal top surface parallel to the bottom of the silicon substrate.
- 4. The structure of claim 3, wherein one or more first active microelectronic devices are formed on a thinner portion of said surface silicon layer and one or more second active microelectronic devices are formed on a thicker portion of said surface silicon layer.
- 5. The structure of claim 3, wherein said buried insulator layer is selected from the group consisting of: SiO.sub.2, Si.sub.3 N.sub.4, and combinations thereof.
Parent Case Info
This is a division of application Ser. No. 08/082,080, filed Jun. 24, 1993 now U.S. Pat. No. 5,364,800.
Government Interests
This invention was made with government support under F33615-89-C-5714 awarded by the United States Air Force. The government has certain rights in this invention.
US Referenced Citations (8)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 174622 |
Aug 1986 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
82080 |
Jun 1993 |
|